JAJSF32A November 2017 – March 2018 DP83TC811R-Q1
PRODUCTION DATA.
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
Reserved | xMII ESD Event Counter | ||||||
RO-0 | RO-0 | ||||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
Reserved | MDI ESD Event Counter | ||||||
RO-0 | RO-0 |
BIT | FIELD | TYPE | DEFAULT | DESCRIPTION |
---|---|---|---|---|
15:14 | Reserved | RO | 0 | Reserved |
13:8 | xMII ESD Event Counter | RO | 0 | xMII ESD Counter:
When the integrated ESD structure is activated on the xMII interface, the xMII ESD counter will increment. There is no ESD dead-time built into the counter, which means that even with a single pulse event more than one ESD event could be logged. Counter cleared on power cycle. It cannot be cleared by hardware reset. |
7:6 | Reserved | RO | 0 | Reserved |
5:0 | MDI ESD Event Counter | RO | 0 | MDI ESD Counter:
When the integrated ESD structure is activated on the xMII interface, the MDI ESD counter will increment. There is no ESD dead-time built into the counter, which means that even with a single pulse event more than one ESD event could be logged. MDI is in reference to the TRD+ and TRD- pins. Counter cleared on power cycle. It cannot be cleared by hardware reset. |