JAJSK47D August 2020 – December 2023 DP83TD510E
PRODUCTION DATA
The DP83TD510E has several clock output configuration options. An external crystal or CMOS-level oscillator provides the stimulus for the internal PHY reference clock. The local reference clock acts as the central source for all clocking within the device.
All clock configuration options are enabled using the IO MUX GPIO Control Register
Clock options supported by the DP83TD510E include: