JAJSFR7F June 2016 – May 2019 DRA710 , DRA712 , DRA714 , DRA716 , DRA718
PRODUCTION DATA.
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
Table 3-1 shows a comparison between devices, highlighting the differences.
FEATURES | DEVICE | ||||||
---|---|---|---|---|---|---|---|
DRA710 | DRA712 | DRA714 | DRA716 | DRA718 | |||
Features | |||||||
CTRL_WKUP_STD_FUSE_DIE_ID_2 [31:24] Base PN register bitfield value(1)(2) | 64 (0x40) | 66 (0x42) | 68 (0x44) | 70 (0x46) | 72 (0x48) | ||
Processors/Accelerators | |||||||
Speed Grades | E | E | E, F | G, H | I, J | ||
Arm Single Cortex-A15 Microprocessor (MPU) Subsystem | MPU core 0 | Yes | |||||
C66x VLIW DSP | DSP1 | No | No | Yes | Yes | Yes | |
BitBLT 2D Hardware Acceleration Engine (BB2D) | BB2D | Yes | |||||
Display Subsystem | VOUT1 | No | |||||
VOUT2 | Yes | ||||||
VOUT3 | Yes | ||||||
HDMI | Yes | ||||||
Dual Arm Cortex-M4 Image Processing Unit (IPU) | IPU1 | Yes | Yes | Yes | Yes | Yes | |
IPU2 | Yes | Yes | Yes | Yes | Yes | ||
Image Video Accelarator (IVA) | IVA | Yes | Yes | Yes | Yes | Yes | |
SGX544 Single-Core 3D Graphics Processing Unit (GPU) | GPU | No | Yes | Yes | Yes | Yes | |
Video Input Port (VIP) | VIP1 | vin1a | Yes | ||||
vin1b | Yes | ||||||
vin2a | Yes | ||||||
vin2b | Yes | ||||||
Video Processing Engine (VPE) | VPE | Yes | |||||
Program/Data Storage | |||||||
On-Chip Shared Memory (RAM) | OCMC_RAM1 | 512KB | 512KB | 512KB | 512KB | 512KB | |
General-Purpose Memory Controller (GPMC) | GPMC | Yes | |||||
DDR3/DDR3L Memory Controller | EMIF1 | up to 2GB | |||||
Dynamic Memory Manager (DMM) | DMM | Yes | |||||
Radio Support | |||||||
Audio Tracking Logic (ATL) | ATL | Yes | |||||
Viterbi Coprocessor (VCP) | VCP1 | Yes | |||||
VCP2 | Yes | ||||||
Peripherals | |||||||
Controller Area Network (DCAN) Interface | DCAN1 | Yes | |||||
DCAN2 | Yes | ||||||
Enhanced DMA (EDMA) | EDMA | Yes | |||||
System DMA (DMA_SYSTEM) | DMA_SYSTEM | Yes | |||||
Ethernet Subsystem (Ethernet SS) | GMAC_SW[0] | MII, RMII, or RGMII | |||||
GMAC_SW[1] | MII, RMII, or RGMII | ||||||
General-Purpose I/O (GPIO) | GPIO | Up to 186 | |||||
Inter-Integrated Circuit Interface (I2C) | I2C | 6 | |||||
System Mailbox Module | MAILBOX | 13 | |||||
Media Local Bus Subsystem (MLBSS) | MLB | Yes | |||||
Camera Adaptation Layer (CAL) Camera Serial Interface 2 (CSI2) | CSI2_0 | 1 CLK + 2 Data | |||||
CSI2_1 | No | ||||||
Multichannel Audio Serial Port (McASP) | McASP1 | 16 serializers | |||||
McASP2 | 16 serializers | ||||||
McASP3 | 4 serializers | ||||||
McASP4 | 4 serializers | ||||||
McASP5 | 4 serializers | ||||||
McASP6 | 4 serializers | ||||||
McASP7 | 4 serializers | ||||||
McASP8 | 2 serializers | ||||||
MultiMedia Card/Secure Digital/Secure Digital Input Output Interface (MMC/SD/SDIO) | MMC1 | 1x UHSI 4b | |||||
MMC2 | 1x eMMC 8b | ||||||
MMC3 | 1x SDIO 8b | ||||||
MMC4 | 1x SDIO 4b | ||||||
PCI Express 3.0 Port with Integrated PHY | PCIe_SS1 | Up to two lanes (second lane shared with PCIe_SS2 and USB1) | |||||
PCIe_SS2 | Single lane (shared with PCIe_SS1 and USB1) | ||||||
Serial Advanced Technology Attachment (SATA) | SATA | No | |||||
Real-Time Clock Subsystem (RTCSS) | RTCSS | No | |||||
Programmable Real-Time Unit Subsystem and Industrial Communication Subsystem (PRU-ICSS) | PRU-ICSS1 | No | No | Yes | Yes | Yes | |
PRU-ICSS2 | No | No | Yes | Yes | Yes | ||
Multichannel Serial Peripheral Interface (McSPI) | McSPI | 4 | |||||
HDQ1W | HDQ1W | Yes | |||||
Quad SPI (QSPI) | QSPI | Yes | |||||
Spinlock Module | SPINLOCK | Yes | |||||
Keyboard Controller (KBD) | KBD | Yes | |||||
Timers, General-Purpose | TIMERS GP | 16 | |||||
Timer, Watchdog | WD TIMER | Yes | |||||
Pulse-Width Modulation Subsystem (PWMSS) | PWMSS1 | Yes | |||||
PWMSS2 | Yes | ||||||
PWMSS3 | Yes | ||||||
Universal Asynchronous Receiver/Transmitter (UART) | UART | 10 | |||||
Universal Serial Bus (USB3.0) | USB1 (Super-Speed, Dual-Role-Device [DRD]) | Yes | |||||
Universal Serial Bus (USB2.0) | USB2 (High-Speed, Dual-Role-Device [DRD], with embedded HS PHY) | Yes | |||||
USB3 (High-Speed, OTG2.0, with ULPI) | Yes | ||||||
USB4 (High-Speed, OTG2.0, with ULPI) | No |