JAJSFR7F June 2016 – May 2019 DRA710 , DRA712 , DRA714 , DRA716 , DRA718
PRODUCTION DATA.
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
NOTE
For more information about UART booting, see the Initialization / Device Initialization by ROM Code / Memory Booting / SPI/QSPI Flash Devices section of the device TRM.
SIGNAL NAME | DESCRIPTION | TYPE | BALL |
---|---|---|---|
qspi1_sclk | QSPI1 Serial Clock | IO | F2 |
qspi1_rtclk | QSPI1 Return Clock Input. Must be connected from QSPI1_SCLK on PCB. Refer to PCB Guidelines for QSPI1 | I | H3 |
qspi1_d0 | QSPI1 Data[0]. This pin is output data for all commands/writes and for dual read and quad read modes it becomes input data pin during read phase. | IO | K5 |
qspi1_d1 | QSPI1 Data[1]. Input read data in all modes. | IO | G2 |
qspi1_d2 | QSPI1 Data[2]. This pin is used only in quad read mode as input data pin during read phase | IO | K6 |
qspi1_d3 | QSPI1 Data[3]. This pin is used only in quad read mode as input data pin during read phase | IO | H4 |
qspi1_cs0 | QSPI1 Chip Select[0]. This pin is Used for QSPI1 boot modes. | IO | G4 |
qspi1_cs1 | QSPI1 Chip Select[1] | O | G3 |
qspi1_cs2 | QSPI1 Chip Select[2] | O | L1 |
qspi1_cs3 | QSPI1 Chip Select[3] | O | K3 |