JAJSGK8F December 2015 – May 2019 DRA745 , DRA746 , DRA750 , DRA756
PRODUCTION DATA.
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
Table 5-7 shows the recommended OPP per voltage domain.
DOMAIN | CONDITION | OPP_NOM | OPP_OD | OPP_HIGH | |||||||
---|---|---|---|---|---|---|---|---|---|---|---|
MIN (2) | NOM (1) | MAX (2) | MIN (2) | NOM (1) | MAX (2) | MIN (2) | NOM (1) | MAX DC (3) | MAX (2) | ||
VD_CORE (V) | BOOT (Before AVS is enabled) (4) | 1.11 | 1.15 | 1.2 | Not Applicable | Not Applicable | |||||
After AVS is enabled (4) | AVS Voltage (5) – 3.5% | AVS Voltage (5) | 1.2 | Not Applicable | Not Applicable | ||||||
VD_MPU (V) | BOOT (Before AVS is enabled) (4) | 1.11 | 1.15 | 1.2 | Not Applicable | Not Applicable | |||||
After AVS is enabled (4) | AVS Voltage (5) – 3.5% | AVS Voltage (5) | 1.2 | AVS Voltage (5) – 3.5% | AVS Voltage (5) | AVS Voltage (5) + 5% | AVS Voltage (5) – 3.5% | AVS Voltage (5) | AVS Voltage (5) +2% | AVS Voltage (5) + 5% | |
VD_RTC (V) (6) | - | 0.84 | 0.88 to 1.06 | 1.16 | Not Applicable | Not Applicable | |||||
Others (V) | BOOT (Before AVS is enabled) (4) | 1.02 | 1.06 | 1.16 | Not Applicable | Not Applicable | |||||
After AVS is enabled (4) | AVS Voltage (5) – 3.5% | AVS Voltage (5) | 1.16 | AVS Voltage (5) – 3.5% | AVS Voltage (5) | AVS Voltage (5) + 5% | AVS Voltage (5) – 3.5% | AVS Voltage (5) | AVS Voltage (5) +2% | AVS Voltage (5) + 5% |
Table 5-8 describes the standard processor clocks speed characteristics vs OPP of the device.
DESCRIPTION | OPP_NOM | OPP_OD | OPP_HIGH |
---|---|---|---|
MAX FREQ. (MHz) | MAX FREQ. (MHz) | MAX FREQ. (MHz) | |
VD_MPU | |||
MPU_CLK | 1000 | 1176 | 1500 |
VD_DSPEVE | |||
DSP_CLK | 600 | 700 | 750 |
EVE_FCLK | 535 | 650 | 650 |
VD_IVA | |||
IVA_GCLK | 388.3 | 430 | 532 |
VD_GPU | |||
GPU_CLK | 425.6 | 500 | 532 |
VD_CORE | |||
CORE_IPUx_CLK | 212.8 | N/A | N/A |
L3_CLK | 266 | N/A | N/A |
DDR2 | 400 (DDR2-800) | N/A | N/A |
DDR3 / DDR3L | 532 (DDR3-1066) | N/A | N/A |
VD_RTC | |||
RTC_FCLK | 0.034 | N/A | N/A |