2 改訂履歴
Changes from November 30, 2018 to May 15, 2019 (from E Revision (November 2018) to F Revision)
- Fixed type direction to “O” for mii1_txer and mii0_txer signals in Table 4-20, GMAC Signal DescriptionsGo
- Added clarification notes for EMU[1:0] connections in Table 4-23, GPIOs Signal Descriptions and Table 4-27, Debug Signal DescriptionsGo
- Added MII_TXER timing to GMAC MII Timings sectionGo
- Updated MDIO Timing Diagram and MDIO7 parameter valuesGo
- Added note regarding DDR ECC solutions to Table 8-43, Supported DDR3 Device CombinationsGo
- Added clarifications about validated DDR topology in Section 8.7.3.15, CK and ADDR_CTRL Topologies and Routing DefinitionGo
- Updated a note for cosmetic marks on the packageGo