JAJSGK8F December 2015 – May 2019 DRA745 , DRA746 , DRA750 , DRA756
PRODUCTION DATA.
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
The DPLL has three relevant input clocks. One of them is the reference clock (CLKINP) used to generated the synthesized clock but can also be used as the bypass clock whenever the DPLL enters a bypass mode. It is therefore mandatory. The second one is a fast bypass clock (CLKINPULOW) used when selected as the bypass clock and is optional. The third clock (CLKINPHIF) is explained in the next paragraph.
The DPLL has three output clocks (namely CLKOUT, CLKOUTX2, and CLKOUTHIF). CLKOUT and CLKOUTX2 run at the bypass frequency whenever the DPLL enters a bypass mode. Both of them are generated from the lock frequency divided by a post-divider (namely M2 post-divider). The third clock, CLKOUTHIF, has no automatic bypass capability. It is an output of a post-divider (M3 post-divider) with the input clock selectable between the internal lock clock (Fdpll) and CLKINPHIF input of the PLL through an asynchronous multplexing.
For more information, see the Power Reset Controller Management chapter of the Device TRM.
Table 6-12 summarizes DPLL type described in Section 6.3, DPLLs, DLLs Specifications introduction.
DPLL NAME | TYPE | CONTROLLED BY PRCM |
---|---|---|
DPLL_ABE | Table 6-13 (Type A) | Yes(1) |
DPLL_CORE | Table 6-13 (Type A) | Yes(1) |
DPLL_DEBUGSS | Table 6-13 (Type A) | No(2) |
DPLL_DSP | Table 6-13 (Type A) | Yes(1) |
DPLL_EVE | Table 6-13 (Type A) | Yes(1) |
DPLL_GMAC | Table 6-13 (Type A) | Yes(1) |
DPLL_HDMI | Table 6-14 (Type B) | No(2) |
DPLL_IVA | Table 6-13 (Type A) | Yes(1) |
DPLL_MPU | Table 6-13 (Type A) | Yes(1) |
DPLL_PER | Table 6-13 (Type A) | Yes(1) |
APLL_PCIE | Table 6-13 (Type A) | Yes(1) |
DPLL_PCIE_REF | Table 6-14 (Type B) | Yes(1) |
DPLL_SATA | Table 6-14 (Type B) | No(2) |
DPLL_USB | Table 6-14 (Type B) | Yes(1) |
DPLL_USB_OTG_SS | Table 6-14 (Type B) | No(2) |
DPLL_VIDEO1 | Table 6-13 (Type A) | No(2) |
DPLL_VIDEO2 | Table 6-13 (Type A) | No(2) |
DPLL_DDR | Table 6-13 (Type A) | Yes(1) |
DPLL_GPU | Table 6-13 (Type A) | Yes(1) |
Table 6-13 and Table 6-14 summarize the DPLL characteristics and assume testing over recommended operating conditions.
NAME | DESCRIPTION | MIN | TYP | MAX | UNIT | COMMENTS |
---|---|---|---|---|---|---|
finput | CLKINP input frequency | 0.032 | 52 | MHz | FINP | |
finternal | Internal reference frequency | 0.15 | 52 | MHz | REFCLK | |
fCLKINPHIF | CLKINPHIF input frequency | 10 | 1400 | MHz | FINPHIF | |
fCLKINPULOW | CLKINPULOW input frequency | 0.001 | 600 | MHz | Bypass mode: fCLKOUT = fCLKINPULOW / (M1 + 1) if ulowclken = 1(7) | |
fCLKOUT | CLKOUT output frequency | 20(1) | 1800(3) | MHz | [M / (N + 1)] × FINP × [1 / M2] (in locked condition) | |
fCLKOUTx2 | CLKOUTx2 output frequency | 40(1) | 2200(3) | MHz | 2 × [M / (N + 1)] × FINP × [1 / M2] (in locked condition) | |
fCLKOUTHIF | CLKOUTHIF output frequency | 20(4) | 1400(5) | MHz | FINPHIF / M3 if clkinphifsel = 1 | |
40(4) | 2200(5) | MHz | 2 × [M / (N + 1)] × FINP × [1 / M3] if clkinphifsel = 0 | |||
fCLKDCOLDO | DCOCLKLDO output frequency | 40 | 2800 | MHz | 2 × [M / (N + 1)] × FINP (in locked condition) | |
tlock | Frequency lock time | 6 + 350 × REFCLK | µs | |||
plock | Phase lock time | 6 + 500 × REFCLK | µs | |||
trelock-L | Relock time—Frequency lock(6) (LP relock time from bypass) | 6 + 70 × REFCLK | µs | DPLL in LP relock time: lowcurrstdby = 1 | ||
prelock-L | Relock time—Phase lock(6) (LP relock time from bypass) | 6 + 120 × REFCLK | µs | DPLL in LP relock time: lowcurrstdby = 1 | ||
trelock-F | Relock time—Frequency lock(6) (fast relock time from bypass) | 3.55 + 70 × REFCLK | µs | DPLL in fast relock time: lowcurrstdby = 0 | ||
prelock-F | Relock time—Phase lock(6) (fast relock time from bypass) | 3.55 + 120 × REFCLK | µs | DPLL in fast relock time: lowcurrstdby = 0 |
For M2 > 1, the minimum frequency on these clocks will further scale down by factor of M2.
NAME | DESCRIPTION | MIN | TYP | MAX | UNIT | COMMENTS |
---|---|---|---|---|---|---|
finput | CLKINP input clock frequency | 0.62 | 60 | MHz | FINP | |
finternal | REFCLK internal reference clock frequency | 0.62 | 2.5 | MHz | [1 / (N + 1)] × FINP | |
fCLKINPULOW | CLKINPULOW bypass input clock frequency | 0.001 | 600 | MHz | Bypass mode: fCLKOUT = fCLKINPULOW / (M1 + 1) If ulowclken = 1(5) | |
fCLKLDOOUT | CLKOUTLDO output clock frequency | 20(1)(6) | 2500(3)(6) | MHz | M / (N + 1)] × FINP × [1 / M2] (in locked condition) | |
fCLKOUT | CLKOUT output clock frequency | 20(1)(6) | 1450(3)(6) | MHz | [M / (N + 1)] × FINP × [1 / M2] (in locked condition) | |
fCLKDCOLDO | Internal oscillator (DCO) output clock frequency | 750(6) | 1500(6) | MHz | [M / (N + 1)] × FINP (in locked condition) | |
1250(6) | 2500(6) | MHz | ||||
tJ | CLKOUTLDO period jitter | –2.5% | 2.5% | The period jitter at the output clocks is ± 2.5% peak to peak | ||
CLKOUT period jitter | ||||||
CLKDCOLDO period jitter | ||||||
tlock | Frequency lock time | 350 × REFCLKs | µs | |||
plock | Phase lock time | 500 × REFCLKs | µs | |||
trelock-L | Relock time—Frequency lock(4) (LP relock time from bypass) | 9 + 30 × REFCLKs | µs | |||
prelock-L | Relock time—Phase lock(4) (LP relock time from bypass) | 9 + 125 × REFCLKs | µs |
For M2 > 1, the minimum frequency on this clock will further scale down by factor of M2.