JAJSFD3G August 2016 – March 2019 DRA780 , DRA781 , DRA782 , DRA783 , DRA785 , DRA786 , DRA787 , DRA788
PRODUCTION DATA.
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
NO. | PARAMETER | DESCRIPTION | MIN | MAX | UNIT | |
---|---|---|---|---|---|---|
f(baud) | Maximum programmable baud rate | 15 pF | 12 | MHz | ||
30 pF | 0.23 | |||||
100 pF | 0.115 | |||||
2 | tw(TX) | Pulse width, transmit data bit, 15/30/100 pF high or low | U - 2(1) | U + 2(1) | ns | |
3 | tw(RTS) | Pulse width, transmit start bit, 15/30/100 pF high or low | U - 2(1) | U + 2(1) | ns |
CAUTION
The IO timings provided in this section are only valid if signals within a single IOSET are used. The IOSETs are defined in Table 5-43.
In Table 5-43 are presented the specific groupings of signals (IOSET) for use with UART.
SIGNALS | IOSET1 | IOSET2 | IOSET3 | |||
---|---|---|---|---|---|---|
BALL | MUX | BALL | MUX | BALL | MUX | |
UART1 | ||||||
uart1_rxd | F13 | 0 | F13 | 0 | ||
uart1_txd | E14 | 0 | E14 | 0 | ||
uart1_rtsn | C14 | 0 | ||||
uart1_ctsn | F14 | 0 | ||||
UART2 | ||||||
uart2_rxd | E7 | 2 | D14 | 0 | ||
uart2_txd | F7 | 2 | D15 | 0 | ||
uart2_rtsn | F16 | 0 | ||||
uart2_ctsn | F15 | 0 | ||||
UART3 | ||||||
uart3_rxd | W7 | 4 | L1 | 1 | M2 | 1 |
uart3_txd | W6 | 4 | L2 | 1 | R6 | 1 |
uart3_rtsn | R7 | 1 | T5 | 1 | ||
uart3_ctsn | N4 | 1 | U6 | 1 |