JAJSFD3G August 2016 – March 2019 DRA780 , DRA781 , DRA782 , DRA783 , DRA785 , DRA786 , DRA787 , DRA788
PRODUCTION DATA.
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
The general-purpose interface combines four general-purpose input/output (GPIO) banks. Each GPIO module provides up to 32 dedicated general-purpose pins with input and output capabilities; thus, the general-purpose interface supports up to 126 pins.
These pins can be configured for the following applications:
NOTE
For more information, see the General-Purpose Interface chapter of the Device TRM.
NOTE
The general-purpose input/output i (i = 1 to 4) bank is also referred to as GPIOi.
CAUTION
The IO timings provided in this section are only valid if signals within a single IOSET are used. The IOSETs are defined in Table 5-76.
In Table 5-76 are presented the specific groupings of signals (IOSET) for use with GPIO.
SIGNALS | IOSET1 | IOSET2 | ||
---|---|---|---|---|
BALL | MUX | BALL | MUX | |
GPIO2 | ||||
gpio2_11 | J17 | 14 | ||
gpio2_12 | K22 | 14 | ||
gpio2_13 | K21 | 14 | ||
gpio2_14 | K18 | 14 | ||
gpio2_20 | AB17 | 14 | ||
gpio2_23 | AA17 | 14 | AA17 | 14 |
gpio2_24 | U16 | 14 | U16 | 14 |
gpio2_27 | U15 | 14 | ||
gpio2_28 | V15 | 14 | ||
gpio2_29 | Y15 | 14 | ||
gpio2_30 | W15 | 14 | ||
gpio2_31 | AA15 | 14 | ||
GPIO3 | ||||
gpio3_0 | AB15 | 14 | ||
gpio3_9 | U9 | 14 | U9 | 14 |
gpio3_10 | W11 | 14 | W11 | 14 |
gpio3_11 | V9 | 14 | V9 | 14 |
gpio3_12 | W9 | 14 | W9 | 14 |
gpio3_13 | U8 | 14 | U8 | 14 |
gpio3_14 | W8 | 14 | W8 | 14 |
gpio3_15 | U7 | 14 | ||
gpio3_16 | V7 | 14 | ||
GPIO4 | ||||
gpio4_4 | R5 | 14 | ||
gpio4_6 | N4 | 14 | ||
gpio4_7 | R7 | 14 | ||
gpio4_8 | L2 | 14 | ||
gpio4_9 | N5 | 14 | ||
gpio4_10 | N6 | 14 |