JAJSFD3G August 2016 – March 2019 DRA780 , DRA781 , DRA782 , DRA783 , DRA785 , DRA786 , DRA787 , DRA788
PRODUCTION DATA.
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
Display Parallel Interfaces (DPI) channels are available in DSS named DPI Video Output 1.
Every VOUT interface consists of:
NOTE
For more information, see the Display Subsystem section of the Device TRM.
CAUTION
All pads/balls configured as vouti_* signals must be programmed to use slow slew rate by setting the corresponding CTRL_CORE_PAD_*[SLEWCONTROL] register field to SLOW (0b1).
Table 5-30 and Figure 5-21 assume testing over the recommended operating conditions and electrical characteristic conditions.
NO. | PARAMETER | DESCRIPTION | MODE | MIN | MAX | UNIT |
---|---|---|---|---|---|---|
D1 | tc(clk) | Cycle time, output pixel clock vouti_clk | 6.73 | ns | ||
D2 | tw(clkL) | Pulse duration, output pixel clock vouti_clk low | P×0.5-1 | ns | ||
D3 | tw(clkH) | Pulse duration, output pixel clock vouti_clk high | P×0.5-1 | ns | ||
D5 | td(clk-ctlV) | Delay time, output pixel clock vouti_clk transition to output data vouti_d[23:0] valid | DPI1 | -1.33 | 1.01 | ns |
D6 | td(clk-dV) | Delay time, output pixel clock vouti_clk transition to output control signals vouti_vsync, vouti_hsync, vouti_de, and vouti_fld valid | DPI1 | -1.33 | 1.01 | ns |