JAJSFD3G August 2016 – March 2019 DRA780 , DRA781 , DRA782 , DRA783 , DRA785 , DRA786 , DRA787 , DRA788
PRODUCTION DATA.
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
NOTE
For more information see the Serial Communication Interface UART section of the Device TRM.
CAUTION
The IO timings provided in Section 5.9, Timing Requirements and Switching Characteristics are only valid if signals within a single IOSET are used. The IOSETs are defined in Table 5-43.
SIGNAL NAME | DESCRIPTION | TYPE | BALL |
---|---|---|---|
Universal Asynchronous Receiver/Transmitter (UART1) | |||
uart1_ctsn | UART1 clear to send active low | I | F14 |
uart1_rtsn | UART1 request to send active low | O | C14 |
uart1_rxd | UART1 Receive Data | I | F13 |
uart1_txd | UART1 Transmit Data | O | E14 |
Universal Asynchronous Receiver/Transmitter (UART2) | |||
uart2_ctsn | UART2 clear to send active low | I | F15 |
uart2_rtsn | UART2 request to send active low | O | F16 |
uart2_rxd | UART2 Receive Data | I | D14,E7 |
uart2_txd | UART2 Transmit Data | O | D15,F7 |
Universal Asynchronous Receiver/Transmitter (UART3) | |||
uart3_ctsn | UART3 clear to send active low | I | N4,U6 |
uart3_rtsn | UART3 request to send active low | O | R7,T5 |
uart3_rxd | UART3 Receive Data | I | F14,L1,M2,W7 |
uart3_txd | UART3 Transmit Data | O | C14,L2,R6,W6 |