JAJSFD3G August 2016 – March 2019 DRA780 , DRA781 , DRA782 , DRA783 , DRA785 , DRA786 , DRA787 , DRA788
PRODUCTION DATA.
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
PARAMETER(3) | MIN | MAX | UNIT | ||
---|---|---|---|---|---|
VSUPPLY (Steady-State) | Supply Voltage Ranges (Steady-State) | Core (vdd, vdd_dspeve) | -0.3 | 1.5 | V |
Analog (vdda_per, vdda_ddr_dsp, vdda_gmac_core, vdda_osc, vdda_csi, vdda_dac, vdda_adc) | -0.3 | 2.0 | V | ||
vdds_ddr1, vdds_ddr2, vdds_ddr3 (1.35V mode) | -0.3 | 1.65 | V | ||
vdds_ddr1, vdds_ddr2, vdds_ddr3 (1.5V mode) | -0.3 | 1.8 | V | ||
vdds_ddr1, vdds_ddr2, vdds_ddr3 (1.8V mode) | -0.3 | 2.1 | V | ||
vdds18v, vdds18v_ddr1, vdds18v_ddr2, vdds18v_ddr3 | -0.3 | 2.1 | V | ||
vddshv1-6 (1.8V mode) | -0.3 | 2.1 | V | ||
vddshv1-6 (3.3V mode) | -0.3 | 3.8 | V | ||
VIO (Steady-State) | Input and Output Voltage Ranges (Steady-State) | Core I/Os | -0.3 | 1.5 | V |
Analog I/Os | -0.3 | 2.0 | V | ||
I/O 1.35V | -0.3 | 1.65 | V | ||
I/O 1.5V | -0.3 | 1.8 | V | ||
1.8V I/Os | -0.3 | 2.1 | V | ||
3.3V I/Os | -0.3 | 3.8 | V | ||
SR | Maximum slew rate, all supplies | 105 | V/s | ||
VIO (Transient Overshoot / Undershoot) | Input and Output Voltage Ranges (Transient Overshoot / Undershoot)
Note: valid for up to 20% of the signal period |
0.2×VDD (4) | V | ||
TJ | Operating junction temperature range | Automotive | -40 | +125 | °C |
TSTG | Storage temperature range after soldered onto PC Board | -55 | +150 | °C | |
Latch-up I-Test | I-test(5), All I/Os (if different levels then one line per level) | -100 | 100 | mA | |
Latch-up OV-Test | Over-voltage Test(6), All supplies (if different levels then one line per level) | N/A | 1.5×Vsupply max | V |