JAJSFR8E August 2016 – May 2019 DRA790 , DRA791 , DRA793 , DRA797
PRODUCTION DATA.
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
Table 5-123 and Table 5-124 present Timing requirements and Switching characteristics for MMC1 - High Speed in receiver and transmitter mode (see Figure 5-80 and Figure 5-81).
NO. | PARAMETER | DESCRIPTION | MIN | MAX | UNIT |
---|---|---|---|---|---|
HSSD3 | tsu(cmdV-clkH) | Setup time, mmc1_cmd valid before mmc1_clk rising clock edge | 5.3 | ns | |
HSSD4 | th(clkH-cmdV) | Hold time, mmc1_cmd valid after mmc1_clk rising clock edge | 2.6 | ns | |
HSSD7 | tsu(dV-clkH) | Setup time, mmc1_dat[3:0] valid before mmc1_clk rising clock edge | 5.3 | ns | |
HSSD8 | th(clkH-dV) | Hold time, mmc1_dat[3:0] valid after mmc1_clk rising clock edge | 2.6 | ns |
NO. | PARAMETER | DESCRIPTION | MIN | MAX | UNIT |
---|---|---|---|---|---|
HSSD1 | fop(clk) | Operating frequency, mmc1_clk | 48 | MHz | |
HSSD2H | tw(clkH) | Pulse duration, mmc1_clk high | 0.5 × P-0.185 (1) | ns | |
HSSD2L | tw(clkL) | Pulse duration, mmc1_clk low | 0.5 × P-0.185 (1) | ns | |
HSSD5 | td(clkL-cmdV) | Delay time, mmc1_clk falling clock edge to mmc1_cmd transition | -7.6 | 3.6 | ns |
HSSD6 | td(clkL-dV) | Delay time, mmc1_clk falling clock edge to mmc1_dat[3:0] transition | -7.6 | 3.6 | ns |