JAJSII9E april 2020 – june 2023 DRA821U , DRA821U-Q1
PRODUCTION DATA
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
The Gigabit Ethernet MAC supports standards shown in Table 7-28.
INDUSTRIAL STANDARDS | BAUD(1) | LINK/ DATA RATE(1) |
---|---|---|
USXGMII/ XFI | 5.15625
GBaud 10.3125 GBaud |
5
Gbps 10 Gbps |
QSGMII | 5 GBaud | 4x 1Gbps |
XAUI (2.5G SGMII) | 3.125 GBaud | 2.5 Gbps |
1G SGMII | 1.25 GBaud | 1 Gbps |
For more details about features and additional description on the device Gigabit Ethernet MAC, see the corresponding sections within Section 6.3, Signal Descriptions and Section 8, Detailed Description.
Table 7-84 represents CPSW5G timing conditions.
PARAMETER | DESCRIPTION | MIN | MAX | UNIT | |
---|---|---|---|---|---|
INPUT CONDITIONS | |||||
tR | Input signal rise time | 1 | 5 | V/ns | |
tF | Input signal fall time | 1 | 5 | V/ns | |
OUTPUT CONDITIONS | |||||
CLOAD | Output load capacitance | 2 | 20 | pF | |
PCB CONNECTIVITY REQUIREMENTS | |||||
td(Trace Mismatch Delay) | Propagation delay mismatch across all traces | RGMII[x]_RXC, RGMII[x]_RD[3:0], RGMII[x]_RX_CTL | 50 | ps | |
RGMII[x]_TXC, RGMII[x]_TD[3:0], RGMII[x]_TX_CTL | 50 | ps |