JAJSII9E april 2020 – june 2023 DRA821U , DRA821U-Q1
PRODUCTION DATA
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
SIGNAL NAME [1] | DESCRIPTION [2] | PIN TYPE [3] | BALL [4] |
---|---|---|---|
AUDIO_EXT_REFCLK0 | External clock routed to ATL or McASP as one of the selectable input clock sources, or as a output clock output for ATL or McASP | IO | V18 |
AUDIO_EXT_REFCLK1 | External clock routed to ATL or McASP as one of the selectable input clock sources, or as a output clock output for ATL or McASP | IO | U21 |
EXTINTn | External Interrupt | I | U6 |
EXT_REFCLK1 | External clock input to Main Domain, routed to Timer clock muxes as one of the selectable input clock sources for Timer/WDT modules, or as reference clock to MAIN_PLL2 (PER1 PLL) | I | T3 |
GPMC0_FCLK_MUX | GPMC functional clock output selected through a mux logic | O | V14 |
OBSCLK0 | Observation clock output for test and debug purposes only | O | W1 |
OBSCLK1 | Observation clock output for test and debug purposes only | O | V16 |
OBSCLK2 | Observation clock output for test and debug purposes only | O | V14 |
RESETSTATz | Main Domain warm reset status output | O | U2 |
SOC_SAFETY_ERRORn | Error signal output from Main Domain ESM | IO | V2 |
SYNC0_OUT | CPTS Time Stamp Generator Bit 0 | O | U3 |
SYNC1_OUT | CPTS Time Stamp Generator Bit 1 | O | T3 |
SYNC2_OUT | CPTS Time Stamp Generator Bit 2 | O | W16 |
SYNC3_OUT | CPTS Time Stamp Generator Bit 3 | O | V21 |
SYSCLKOUT0 | SYSCLK0 output from Main PLL controller (divided by 6) for test and debug purposes only | O | V1 |