JAJSII9E april 2020 – june 2023 DRA821U , DRA821U-Q1
PRODUCTION DATA
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
Table 7-76 presents timing requirements and switching characteristics for MMCSDi – UHS-I SDR104 Mode (see Figure 7-101)
NO. | PARAMETER | DESCRIPTION | MIN | MAX | UNIT |
---|---|---|---|---|---|
fop(clk) | Operating frequency, MMC[x]_CLK | 200 | MHz | ||
SDR1045 | tc(clk) | Cycle time, MMC[x]_CLK | 5 | ns | |
SDR1046 | tw(clkH) | Pulse duration, MMC[x]_CLK high | 2.12 | ns | |
SDR1047 | tw(clkL) | Pulse duration, MMC[x]_CLK low | 2.12 | ns | |
SDR1048 | td(clkH-cmdV) | Delay time, MMC[x]_CLK rising edge to MMC[x]_CMD transition | 2.12 | 3.2 | ns |
SDR1049 | td(clkH-dV) | Delay time, MMC[x]_CLK rising edge to MMC[x]_DAT[3:0] transition | 2.12 | 3.2 | ns |