JAJSII9E april 2020 – june 2023 DRA821U , DRA821U-Q1
PRODUCTION DATA
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
BALL NAMES in Mode 0: MMC0_DAT[7:0], MMC0_CALPAD, MMC0_CMD, MMC0_DS, MMC0_CLK | ||||||
BALL NUMBERS:R16 / P17 / R18 / R20 / R19 / P16 / R21 / T21 / P20 / R17 / P19 / P18 | ||||||
VIL | Input Low Voltage | 0.35 × VDDSHV(1) | V | |||
VILSS | Input Low Voltage Steady State | 0.20 | V | |||
VIH | Input High Voltage | 0.65 × VDDSHV(1) | V | |||
VIHSS | Input High Voltage Steady State | 1.4 | V | |||
IIN | Input Leakage Current. | VI = 1.8 V or 0 V | ±10 | μA | ||
IOZ | Tri-state Output Leakage Current. | VO = 1.8 V or 0 V | ±10 | μA | ||
RPU | Pull-up Resistor | 15 | 20 | 25 | kΩ | |
RPD | Pull-down Resistor | 15 | 20 | 25 | kΩ | |
VOL | Output Low Voltage | 0.30 | V | |||
VOH | Output High Voltage | VDDSHV(1)- 0.30 | V | |||
IOL | Low Level Output Current | VOL(MAX) | 2 | mA | ||
IOH | High Level Output Current | VOH(MIN) | 2 | mA | ||
SRI | Input Slew Rate | 5E+8 | V/s |