JAJSII9E april 2020 – june 2023 DRA821U , DRA821U-Q1
PRODUCTION DATA
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
For more details about features and additional description information on the device General-Purpose Memory Controller, see the corresponding sections within Section 6.3, Signal Descriptions and Section 8, Detailed Description.
PARAMETER | DESCRIPTION | MIN | MAX | UNIT | |
---|---|---|---|---|---|
Input Conditions | |||||
SRI | Input slew rate | 1.65 | 4 | V/ns | |
Output Conditions | |||||
CL | Output load capacitance | 5 | 20 | pF | |
PCB Connectivity Requirements | |||||
td(Trace Delay) | Propagation delay of each trace | 133 MHz Synchronous Mode | 140 | 360 | ps |
All other modes | 140 | 720 | |||
td(Trace Mismatch Delay) | Propagation mismatch across all traces | 200 | ps |