A. Terminology:
- Primary = Essential power down sequence of all
voltage domains to complete off state.
- VOPR MIN = Minimum operational voltage
level that ensures functionality as specified in ,
Recommended Operating Conditions.
- Ramp-down = voltage supply transition time from
VOPR MIN to off condition.
- Domain_“n” = multiple instances of similar
voltage domains (that is, dual voltage IO domains,
VDDSHVn = VDDSHV0, VDDSHV1, VDDSHV2 … VDDSHV6)
- Domain_“xxx” = different signal type/protocol
domains using same voltage supply type and level
(that is, VDDA_1P8_xx = VDDA_1P8_DSITX,
VDDA_1P8_USB, VDDA_0P8_DSITX, VDDA_0P8_USB, etc.)
Time stamps:
Markers showing approximate elapsed times that
are dependent upon PDN feature set, component
selection and power mapping. Values shown are
typical for PDNs combining MCU and Main voltage
domains but could vary based upon PDN design.
Time Stamp definitions
and (typical values for reference only):
T0 – MCU_PORz and PORz
assert low to put all processor resources in safe
state. (0 ms)
T1 –
Main DDR, SRAM Core and SRAM CPU power domains
start ramp-down. (0.5 ms)
T2 – All core voltages
start supply ramp-down. (2.5 ms)
T3 – All 1.8V voltages
start supply ramp-down. (3.0 ms)
T4 – All 3.3-V voltages
start supply ramp-down. (3.5 ms)