JAJSII9E april 2020 – june 2023 DRA821U , DRA821U-Q1
PRODUCTION DATA
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
Table 7-63 presents Switching characteristics for MMCSD0 – HS400 Mode (see Figure 7-90).
NO. | PARAMETER | DESCRIPTION | MIN | MAX | UNIT |
---|---|---|---|---|---|
fop(clk) | Operating frequency, MMC0_CLK | 200 | MHz | ||
HS4005 | tc(clk) | Cycle time, MMC0_CLK | 5 | ns | |
HS4006 | tw(clkH) | Pulse duration, MMC0_CLK high | 2.08 | ns | |
HS4007 | tw(clkL) | Pulse duration, MMC0_CLK low | 2.08 | ns | |
HS4008 | td(clkH-cmdV) | Delay time, MMC0_CLK rising clock edge to MMC0_CMD transition | 0.99 | 3.28 | ns |
HS4009 | td(clkV-dV) | Delay time, MMC0_CLK transition to MMC0_DAT[7:0] transition | 0.59 | 1.84 | ns |