JAJSII9E april 2020 – june 2023 DRA821U , DRA821U-Q1
PRODUCTION DATA
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
Table 7-74 presents timing requirements and switching characteristics for MMCSDi – UHS-I SDR50 Mode (see and Figure 7-99).
NO. | PARAMETER | DESCRIPTION | MIN | MAX | UNIT |
---|---|---|---|---|---|
fop(clk) | Operating frequency, MMC[x]_CLK | 100 | MHz | ||
SDR505 | tc(clk) | Cycle time, MMC[x]_CLK | 10 | ns | |
SDR506 | tw(clkH) | Pulse duration, MMC[x]_CLK high | 4.45 | ns | |
SDR507 | tw(clkL) | Pulse duration, MMC[x]_CLK low | 4.45 | ns | |
SDR508 | td(clkH-cmdV) | Delay time, MMC[x]_CLK rising edge to MMC[x]_CMD transition | 1.2 | 6.35 | ns |
SDR509 | td(clkH-dV) | Delay time, MMC[x]_CLK rising edge to MMC[x]_DAT[3:0] transition | 1.2 | 6.35 | ns |