The supported features by the device EPWM are:
- Dedicated 16-bit time-base counter with period and frequency control
- Two independent PWM outputs which can be used in different configurations (with single-edge operation, with dual-edge symmetric operation or one independent PWM output with dual-edge asymmetric operation)
- Asynchronous override control of PWM signals during fault conditions
- Programmable phase-control support for lag or lead operation relative to other EPWM modules
- Dead-band generation with independent rising and falling edge delay control
- Programmable trip zone allocation of both latched and un-latched fault conditions
- Events enabling to trigger both CPU interrupts and start of ADC conversions
Table 7-35 represents EPWM timing conditions.
Table 7-35 EPWM Timing Conditions
PARAMETER |
DESCRIPTION |
MIN |
MAX |
UNIT |
Input Conditions |
tSR |
Input slew rate |
1 |
4 |
V/ns |
Output Conditions |
CLOAD |
Output load capacitance |
2 |
7 |
pF |
Section 7.9.5.6.1, and Section 7.9.5.6.2 present timing and switching characteristics for EPWM (see Figure 7-52, Figure 7-53, Figure 7-54, and Figure 7-55).