JAJSII9E april 2020 – june 2023 DRA821U , DRA821U-Q1
PRODUCTION DATA
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
NO. | PARAMETER | MODE(15) | MIN | MAX | UNIT | |
---|---|---|---|---|---|---|
GNF0 | tw(wenV) | Pulse duration, output write enable GPMC_WEn valid | div_by_1_mode; GPMC_FCLK_MUX; TIMEPARAGRANULARITY_X1 | A(1) | ns | |
GNF1 | td(csnV-wenV) | Delay time, output chip select GPMC_CSn[i](13) valid to output write enable GPMC_WEn valid | div_by_1_mode; GPMC_FCLK_MUX; TIMEPARAGRANULARITY_X1 | -2+B(2) | 2+B(2) | ns |
GNF2 | tw(cleH-wenV) | Delay time, output lower-byte enable and command latch enable GPMC_BE0n_CLE high to output write enable GPMC_WEn valid | div_by_1_mode; GPMC_FCLK_MUX; TIMEPARAGRANULARITY_X1 | -2+C(3) | 2+C(3) | ns |
GNF3 | tw(wenV-dV) | Delay time, output data GPMC_AD[15:0] valid to output write enable GPMC_WEn valid | div_by_1_mode; GPMC_FCLK_MUX; TIMEPARAGRANULARITY_X1 | -2+D(4) | 2+D(4) | ns |
GNF4 | tw(wenIV-dIV) | Delay time, output write enable GPMC_WEn invalid to output data GPMC_AD[15:0] invalid | div_by_1_mode; GPMC_FCLK_MUX; TIMEPARAGRANULARITY_X1 | -2+E(5) | 2+E(5) | ns |
GNF5 | tw(wenIV-cleIV) | Delay time, output write enable GPMC_WEn invalid to output lower-byte enable and command latch enable GPMC_BE0n_CLE invalid | div_by_1_mode; GPMC_FCLK_MUX; TIMEPARAGRANULARITY_X1 | -2+F(6) | 2+F(6) | ns |
GNF6 | tw(wenIV-CSn[i]V) | Delay time, output write enable GPMC_WEn invalid to output chip select GPMC_CSn[i](13) invalid | div_by_1_mode; GPMC_FCLK_MUX; TIMEPARAGRANULARITY_X1 | -2+G(7) | 2+G(7) | ns |
GNF7 | tw(aleH-wenV) | Delay time, output address valid and address latch enable GPMC_ADVn_ALE high to output write enable GPMC_WEn valid | div_by_1_mode; GPMC_FCLK_MUX; TIMEPARAGRANULARITY_X1 | -2+C(3) | 2+C(3) | ns |
GNF8 | tw(wenIV-aleIV) | Delay time, output write enable GPMC_WEn invalid to output address valid and address latch enable GPMC_ADVn_ALE invalid | div_by_1_mode; GPMC_FCLK_MUX; TIMEPARAGRANULARITY_X1 | -2+F(6) | 2+F(6) | ns |
GNF9 | tc(wen) | Cycle time, write | div_by_1_mode; GPMC_FCLK_MUX; TIMEPARAGRANULARITY_X1 | H(8) | ns | |
GNF10 | td(csnV-oenV) | Delay time, output chip select GPMC_CSn[i](13) valid to output enable GPMC_OEn_REn valid | div_by_1_mode; GPMC_FCLK_MUX; TIMEPARAGRANULARITY_X1 | -2+I(9) | 2+I(9) | ns |
GNF13 | tw(oenV) | Pulse duration, output enable GPMC_OEn_REn valid | div_by_1_mode; GPMC_FCLK_MUX; TIMEPARAGRANULARITY_X1 | K(10) | ns | |
GNF14 | tc(oen) | Cycle time, read | div_by_1_mode; GPMC_FCLK_MUX; TIMEPARAGRANULARITY_X1 | L(11) | ns | |
GNF15 | tw(oenIV-CSn[i]V) | Delay time, output enable GPMC_OEn_REn invalid to output chip select GPMC_CSn[i](13) invalid | div_by_1_mode; GPMC_FCLK_MUX; TIMEPARAGRANULARITY_X1 | -2+M(12) | 2+M(12) | ns |