JAJSF38F May   2014  – March 2018 DRV2604L

PRODUCTION DATA.  

  1. 特長
  2. アプリケーション
  3. 概要
    1.     概略回路図
  4. 改訂履歴
  5. 概要(続き)
  6. Pin Configuration and Functions
    1.     Pin Functions
    2.     Pin Functions
  7. Specifications
    1. 7.1 Absolute Maximum Ratings
    2. 7.2 ESD Ratings
    3. 7.3 Recommended Operating Conditions
    4. 7.4 Thermal Information
    5. 7.5 Electrical Characteristics
    6. 7.6 Timing Requirements
    7. 7.7 Switching Characteristics
    8. 7.8 Typical Characteristics
  8. Parameter Measurement Information
    1. 8.1 Test Setup for Graphs
      1. 8.1.1 Default Test Conditions
  9. Detailed Description
    1. 9.1 Overview
    2. 9.2 Functional Block Diagram
    3. 9.3 Feature Description
      1. 9.3.1  Support for ERM and LRA Actuators
      2. 9.3.2  Smart-Loop Architecture
        1. 9.3.2.1 Auto-Resonance Engine for LRA
        2. 9.3.2.2 Real-Time Resonance-Frequency Reporting for LRA
        3. 9.3.2.3 Automatic Switch to Open-Loop for LRA
        4. 9.3.2.4 Automatic Overdrive and Braking
          1. 9.3.2.4.1 Startup Boost
          2. 9.3.2.4.2 Brake Factor
          3. 9.3.2.4.3 Brake Stabilizer
        5. 9.3.2.5 Automatic Level Calibration
          1. 9.3.2.5.1 Automatic Compensation for Resistive Losses
          2. 9.3.2.5.2 Automatic Back-EMF Normalization
          3. 9.3.2.5.3 Calibration Time Adjustment
          4. 9.3.2.5.4 Loop-Gain Control
          5. 9.3.2.5.5 Back-EMF Gain Control
        6. 9.3.2.6 Actuator Diagnostics
        7. 9.3.2.7 Automatic Re-Synchronization
      3. 9.3.3  Open-Loop Operation for LRA
      4. 9.3.4  Open-Loop Operation for ERM
      5. 9.3.5  Flexible Front-End Interface
        1. 9.3.5.1 PWM Interface
        2. 9.3.5.2 Internal Memory Interface
          1. 9.3.5.2.1 Waveform Sequencer
          2. 9.3.5.2.2 Library Parameterization
        3. 9.3.5.3 Real-Time Playback (RTP) Interface
        4. 9.3.5.4 Analog Input Interface
        5. 9.3.5.5 Input Trigger Option
          1. 9.3.5.5.1 I2C Trigger
          2. 9.3.5.5.2 Edge Trigger
          3. 9.3.5.5.3 Level Trigger
        6. 9.3.5.6 Noise Gate Control
      6. 9.3.6  Edge Rate Control
      7. 9.3.7  Constant Vibration Strength
      8. 9.3.8  Battery Voltage Reporting
      9. 9.3.9  One-Time Programmable (OTP) Memory for Configuration
      10. 9.3.10 Low-Power Standby
      11. 9.3.11 I2C Watchdog Timer
      12. 9.3.12 Device Protection
        1. 9.3.12.1 Thermal Protection
        2. 9.3.12.2 Overcurrent Protection of the Actuator
        3. 9.3.12.3 Overcurrent Protection of the Regulator
        4. 9.3.12.4 Brownout Protection
    4. 9.4 Device Functional Modes
      1. 9.4.1 Power States
        1. 9.4.1.1 Operation With VDD < 2 V (Minimum VDD)
        2. 9.4.1.2 Operation With VDD > 5.5 V (Absolute Maximum VDD)
        3. 9.4.1.3 Operation With EN Control
        4. 9.4.1.4 Operation With STANDBY Control
        5. 9.4.1.5 Operation With DEV_RESET Control
        6. 9.4.1.6 Operation in the Active State
      2. 9.4.2 Changing Modes of Operation
      3. 9.4.3 Operation of the GO Bit
      4. 9.4.4 Operation During Exceptional Conditions
        1. 9.4.4.1 Operation With No Actuator Attached
        2. 9.4.4.2 Operation With a Non-Moving Actuator Attached
        3. 9.4.4.3 Operation With a Short at REG Pin
        4. 9.4.4.4 Operation With a Short at OUT+, OUT–, or Both
    5. 9.5 Programming
      1. 9.5.1 Auto-Resonance Engine Programming for the LRA
        1. 9.5.1.1 Drive-Time Programming
        2. 9.5.1.2 Current-Dissipation Time Programming
        3. 9.5.1.3 Blanking Time Programming
        4. 9.5.1.4 Zero-Crossing Detect-Time Programming
      2. 9.5.2 Automatic-Level Calibration Programming
        1. 9.5.2.1 Rated Voltage Programming
        2. 9.5.2.2 Overdrive Voltage-Clamp Programming
      3. 9.5.3 I2C Interface
        1. 9.5.3.1 General I2C Operation
        2. 9.5.3.2 Single-Byte and Multiple-Byte Transfers
        3. 9.5.3.3 Single-Byte Write
        4. 9.5.3.4 Multiple-Byte Write and Incremental Multiple-Byte Write
        5. 9.5.3.5 Single-Byte Read
        6. 9.5.3.6 Multiple-Byte Read
      4. 9.5.4 Programming for Open-Loop Operation
        1. 9.5.4.1 Programming for ERM Open-Loop Operation
        2. 9.5.4.2 Programming for LRA Open-Loop Operation
      5. 9.5.5 Programming for Closed-Loop Operation
      6. 9.5.6 Auto Calibration Procedure
      7. 9.5.7 Programming On-Chip OTP Memory
      8. 9.5.8 Waveform Playback Programming
        1. 9.5.8.1 Data Formats for Waveform Playback
          1. 9.5.8.1.1 Open-Loop Mode
          2. 9.5.8.1.2 Closed-Loop Mode, Unidirectional
          3. 9.5.8.1.3 Closed-Loop Mode, Bidirectional
        2. 9.5.8.2 Waveform Setup and Playback
          1. 9.5.8.2.1 Waveform Playback Using RTP Mode
          2. 9.5.8.2.2 Waveform Playback Using the Analog-Input Mode
          3. 9.5.8.2.3 Waveform Playback Using PWM Mode
          4. 9.5.8.2.4 Loading Data to RAM
            1. 9.5.8.2.4.1 Header Format
            2. 9.5.8.2.4.2 RAM Waveform Data Format
          5. 9.5.8.2.5 Waveform Sequencer
          6. 9.5.8.2.6 Waveform Triggers
    6. 9.6 Register Map
      1. 9.6.1  Status (Address: 0x00)
        1. Table 3. Status Register Field Descriptions
      2. 9.6.2  Mode (Address: 0x01)
        1. Table 4. Mode Register Field Descriptions
      3. 9.6.3  Real-Time Playback Input (Address: 0x02)
        1. Table 5. Real-Time Playback Input Register Field Descriptions
      4. 9.6.4  HI_Z (Address: 0x03)
        1. Table 6. HI_Z Register Field Descriptions
      5. 9.6.5  Waveform Sequencer (Address: 0x04 to 0x0B)
        1. Table 7. Waveform Sequencer Register Field Descriptions
      6. 9.6.6  GO (Address: 0x0C)
        1. Table 8. GO Register Field Descriptions
      7. 9.6.7  Overdrive Time Offset (Address: 0x0D)
        1. Table 9. Overdrive Time Offset Register Field Descriptions
      8. 9.6.8  Sustain Time Offset, Positive (Address: 0x0E)
        1. Table 10. Sustain Time Offset, Positive Register Field Descriptions
      9. 9.6.9  Sustain Time Offset, Negative (Address: 0x0F)
        1. Table 11. Sustain Time Offset, Negative Register Field Descriptions
      10. 9.6.10 Brake Time Offset (Address: 0x10)
        1. Table 12. Brake Time Offset Register Field Descriptions
      11. 9.6.11 Rated Voltage (Address: 0x16)
        1. Table 13. Rated Voltage Register Field Descriptions
      12. 9.6.12 Overdrive Clamp Voltage (Address: 0x17)
        1. Table 14. Overdrive Clamp Voltage Register Field Descriptions
      13. 9.6.13 Auto-Calibration Compensation Result (Address: 0x18)
        1. Table 15. Auto-Calibration Compensation-Result Register Field Descriptions
      14. 9.6.14 Auto-Calibration Back-EMF Result (Address: 0x19)
        1. Table 16. Auto-Calibration Back-EMF Result Register Field Descriptions
      15. 9.6.15 Feedback Control (Address: 0x1A)
        1. Table 17. Feedback Control Register Field Descriptions
      16. 9.6.16 Control1 (Address: 0x1B)
        1. Table 18. Control1 Register Field Descriptions
      17. 9.6.17 Control2 (Address: 0x1C)
        1. Table 19. Control2 Register Field Descriptions
      18. 9.6.18 Control3 (Address: 0x1D)
        1. Table 20. Control3 Register Field Descriptions
      19. 9.6.19 Control4 (Address: 0x1E)
        1. Table 21. Control4 Register Field Descriptions
      20. 9.6.20 Control5 (Address: 0x1F)
        1. Table 22. Control5 Register Field Descriptions
      21. 9.6.21 LRA Open Loop Period (Address: 0x20)
        1. Table 23. LRA Open Loop Period Register Field Descriptions
      22. 9.6.22 V(BAT) Voltage Monitor (Address: 0x21)
        1. Table 24. V(BAT) Voltage-Monitor Register Field Descriptions
      23. 9.6.23 LRA Resonance Period (Address: 0x22)
        1. Table 25. LRA Resonance-Period Register Field Descriptions
      24. 9.6.24 RAM-Address Upper Byte (Address: 0xFD)
        1. Table 26. RAM-Address Upper-Byte Register Field Descriptions
      25. 9.6.25 RAM-Address Lower Byte (Address: 0xFE)
        1. Table 27. RAM Address Lower Byte Register Field Descriptions
      26. 9.6.26 RAM Data Byte (Address: 0xFF)
        1. Table 28. RAM-Data Byte Register Field Descriptions
  10. 10Application and Implementation
    1. 10.1 Application Information
    2. 10.2 Typical Application
      1. 10.2.1 Design Requirements
      2. 10.2.2 Detailed Design Procedure
        1. 10.2.2.1 Actuator Selection
          1. 10.2.2.1.1 Eccentric Rotating-Mass Motors (ERM)
          2. 10.2.2.1.2 Linear Resonance Actuators (LRA)
            1. 10.2.2.1.2.1 Auto-Resonance Engine for LRA
        2. 10.2.2.2 Capacitor Selection
        3. 10.2.2.3 Interface Selection
        4. 10.2.2.4 Power Supply Selection
      3. 10.2.3 Application Curves
    3. 10.3 Initialization Setup
      1. 10.3.1 Initialization Procedure
      2. 10.3.2 Typical Usage Examples
        1. 10.3.2.1 Play a Waveform or Waveform Sequence from the RAM Waveform Memory
        2. 10.3.2.2 Play a Real-Time Playback (RTP) Waveform
        3. 10.3.2.3 Play a PWM or Analog Input Waveform
  11. 11Power Supply Recommendations
  12. 12Layout
    1. 12.1 Layout Guidelines
      1. 12.1.1 Trace Width
    2. 12.2 Layout Example
  13. 13デバイスおよびドキュメントのサポート
    1. 13.1 ドキュメントのサポート
      1. 13.1.1 関連資料
    2. 13.2 ドキュメントの更新通知を受け取る方法
    3. 13.3 コミュニティ・リソース
    4. 13.4 商標
    5. 13.5 静電気放電に関する注意事項
    6. 13.6 Glossary
  14. 14メカニカル、パッケージ、および注文情報

パッケージ・オプション

メカニカル・データ(パッケージ|ピン)
サーマルパッド・メカニカル・データ
発注情報

Real-Time Playback (RTP) Interface

The real-time playback mode is a simple, single 8-bit register interface that holds an amplitude value. When real-time playback is enabled, the real-time playback register is sent directly to the playback engine. The amplitude value is played until the user sends the device to standby mode or removes the device from RTP mode. The RTP mode operates exactly like the PWM mode except that the user enters a register value over the I2C rather than a duty cycle through the input pin. Therefore, any API (application-programming interface) designed for use with a PWM generator in the host processor can write the data values over the I2C rather than writing the data values to the host timer. This ability frees a timer in the host while retaining compatibility with the original software.

For the LRA, the DRV2604L device automatically tracks the resonance frequency unless the LRA_OPEN_LOOP bit is set (in register 0x1D). If the LRA_OPEN_LOOP bit is set, the LRA is driven according to the open-loop frequency set in the OL_LRA_PERIOD[6:0] bit in register 0x20.