SLVSH22 May 2024 DRV8000-Q1
ADVANCE INFORMATION
The DRV800x-Q1 has multiple input PWM modes to support different control schemes and output load configurations. The gate driver outputs can be controlled through the GD_IN1, GD_IN2, DRVOFF, and nSLEEP input pins. The outputs can also be controlled through the S_IN1, and S_IN2 register settings. The PWM mode is set through the SPI register setting BRG_MODE. The modes are listed below with additional details describing their functions.
PWM Mode | BRG_MODE |
---|---|
Section 7.4.5.1.1 | 00b |
Section 7.4.5.1.2 | 01b (PH/EN) |
10b (PWM) |
The waveform below shows the expected timing waveform for the gate driver outputs: