JAJSFH4B November 2017 – July 2018 DRV8304
UNLESS OTHERWISE NOTED, this document contains PRODUCTION DATA.
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
In this mode, the INHx pin controls each half-bridge and supports two output states: low or high. The INLx pin is used to change the half-bridge to high impedance. If the high-impedance (Hi-Z) sate is not required, tie all INLx pins logic high. The corresponding INHx and INLx signals control the output state as listed in Table 3.
INLx | INHx | GLx | GHx | SHx |
---|---|---|---|---|
0 | X | L | L | Hi-Z |
1 | 0 | H | L | L |
1 | 1 | L | H | H |