JAJSFH4B November 2017 – July 2018 DRV8304
UNLESS OTHERWISE NOTED, this document contains PRODUCTION DATA.
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
In the case of device latched faults, the DRV8304 device enters a partial shutdown state to help protect the external power MOSFETs and system.
When the fault condition has been removed the device can reenter the operating state by either setting the CLR_FLT SPI bit on the SPI device or issuing a result pulse to the ENABLE pin on either interface variant. The ENABLE reset pulse (tRST) consists of a high-to-low-to-high transition on the ENABLE pin. The low period of the sequence should fall with the tRST time window or else the device will begin the complete shutdown sequence. The reset pulse has no effect on any of the regulators, device settings, or other functional blocks