JAJSN64 January 2022 DRV8316-Q1
PRODUCTION DATA
In 3x PWM mode, the INHx pin controls each half-bridge and supports two output states: low or high. The INLx pin is used to put the half bridge in the Hi-Z state. If the Hi-Z state is not required, tie all INLx pins to logic high. The corresponding INHx and INLx signals control the output state as listed in Table 8-4.
INLx | INHx | PHASEx |
---|---|---|
0 | X | Hi-Z |
1 | 0 | L |
1 | 1 | H |
Figure 8-4 shows the application diagram of DRV8316-Q1 configured in 3x PWM mode.