SLVSHB1A March 2023 – November 2024 DRV8329-Q1
PRODUCTION DATA
When DRVOFF is driven high, the gate driver goes into shutdown, overriding signals on inputs pins INHx and INLx. DRVOFF bypasses the digital control logic inside the device, and is connected directly to the gate driver output (see Figure 7-12). This pin provides a mechanism for externally monitored faults to disable the gate driver by directly bypassing an external controller or the internal control logic. When the DRV8329-Q1 detects that the DRVOFF pin is driven high, it disables the gate driver and puts it into pulldown mode (see Figure 7-13). The gate driver shutdown sequence proceeds as shown in Figure 7-13. When the gate driver initiates the shutdown sequence, the active driver pulldown is applied at ISINK current for the tSD_SINK_DIG time, after which the gate driver moves to passive pulldown mode. nFAULT will be pulled low while DRVOFF is held high to indicate the shutdown state, and will be released when DRVOFF is driven low.