JAJSKV6D August 2020 – April 2024 DRV8714-Q1 , DRV8718-Q1
PRODMIX
PIN | I/O | TYPE | DESCRIPTION | ||
---|---|---|---|---|---|
NO. | NAME | ||||
DRV8714S-Q1 | DRV8714H-Q1 | ||||
1 | SDI | — | I | Digital | Serial data input. Data is captured on the falling edge of the SCLK pin. Internal pulldown resistor. |
— | IDRIVE | I | Analog | Gate driver output current setting. 6 level input pin set by an external resistor. | |
2 | SDO | — | O | Digital | Serial data output. Data is shifted out on the rising edge of the SCLK pin. Push-pull output. |
— | MODE | I | Analog | Analog PWM input mode setting. 4 level input pin set by an external resistor. | |
3 | IN1/EN1 | I | Digital | Half-bridge and H-bridge control input. See Section 7.3.3. Internal pulldown. | |
4 | IN2/PH1 | I | Digital | ||
5 | IN3/EN2 | I | Digital | ||
6 | IN4/PH2 | I | Digital | ||
7 | nSLEEP | I | Digital | Device enable pin. Logic low to shutdown the device and enter sleep mode. Internal pulldown resistor. | |
8 | DRVOFF/nFLT | — | I/O | Digital | Multi-function pin for either driver shutdown input or fault indicator output. See Section 7.3.8. Internal pulldown resistor. |
— | nFLT | O | Digital | Fault indicator output. This pin is pulled logic low to indicate a fault condition. Open-drain output. Requires external pullup resistor. | |
9 | AREF | I | Power | External voltage reference and power supply for current sense amplifiers. Recommended to connect a 0.1μF, 6.3V ceramic capacitor between the AREF and AGND pins. | |
10 | AGND | I/O | Power | Device ground. Connect to system ground. | |
11 | SO1 | O | Analog | Shunt amplifier output. | |
12 | SO2 | O | Analog | Shunt amplifier output. | |
13 | BRAKE | I | Digital | Powered off braking pin. Logic high to enable low-side gate drivers while in low-power sleep mode. See Section 7.3.8.2. Internal pulldown resistor. | |
14 | NC | — | — | No connection. | |
15 | SP1 | I | Analog | Amplifier positive input. Connect to positive terminal of the shunt resistor. | |
16 | SN1 | I | Analog | Amplifier negative input. Connect to negative terminal of the shunt resistor. | |
17 | SP2 | I | Analog | Amplifier positive input. Connect to positive terminal of the shunt resistor. | |
18 | SN2 | I | Analog | Amplifier negative input. Connect to negative terminal of the shunt resistor. | |
19 | GH1 | O | Analog | High-side gate driver output. Connect to the gate of the high-side MOSFET. | |
20 | SH1 | I | Analog | High-side source sense input. Connect to the high-side MOSFET source. | |
21 | GL1 | O | Analog | Low-side gate driver output. Connect to the gate of the low-side MOSFET. | |
22 | PGND1 | I | Analog | Low-side MOSFET gate drive 1-2 sense and power return. Connect to system ground close to the device and half-bridge 1-2. | |
23 | GL2 | O | Analog | Low-side gate driver output. Connect to the gate of the low-side MOSFET. | |
24 | SH2 | I | Analog | High-side source sense input. Connect to the high-side MOSFET source. | |
25 | GH2 | O | Analog | High-side gate driver output. Connect to the gate of the high-side MOSFET. | |
26 | NC | — | — | No connection. | |
27 | GND | I/O | Power | Device ground. Connect to system ground. | |
28 | CP2L | I/O | Power | Charge pump switching node. Connect a 100nF, PVDD-rated ceramic capacitor between the CP2H and CP2L pins. | |
29 | CP2H | I/O | Power | ||
30 | CP1L | I/O | Power | Charge pump switching node. Connect a 100nF, PVDD-rated ceramic capacitor between the CP1H and CP1L pins. | |
31 | CP1H | I/O | Power | ||
32 | VCP | I/O | Power | Charge pump output. Connect a 1µF, 16V ceramic capacitor between the VCP and PVDD pins. | |
33 | PVDD | I | Power | Device driver power supply input. Connect to the bridge power supply. Connect a 0.1µF, PVDD-rated ceramic capacitor and local bulk capacitance greater than or equal to 10µF between PVDD and GND pins. | |
34 | DRAIN | I | Analog | Bridge MOSFET drain voltage sense pin. Connect to common point of the high-side MOSFET drains. | |
35 | NC | — | — | No connection. | |
36 | GH3 | O | Analog | High-side gate driver output. Connect to the gate of the high-side MOSFET. | |
37 | SH3 | I | Analog | High-side source sense input. Connect to the high-side MOSFET source. | |
38 | GL3 | O | Analog | Low-side gate driver output. Connect to the gate of the low-side MOSFET. | |
39 | PGND2 | I | Analog | Low-side MOSFET gate drive 3-4 sense and power return. Connect to system ground close to the device and half-bridge 3-4. | |
40 | GL4 | O | Analog | Low-side gate driver output. Connect to the gate of the low-side MOSFET. | |
41 | SH4 | I | Analog | High-side source sense input. Connect to the high-side MOSFET source. | |
42 | GH4 | O | Analog | High-side gate driver output. Connect to the gate of the high-side MOSFET. | |
43 | NC | — | — | No connection. | |
44 | NC | — | — | No connection. | |
45 | DGND | I/O | Ground | Device ground. Connect to system ground. | |
46 | DVDD | I | Power | Device logic and digital output power supply input. External voltage reference and power supply for current sense amplifiers. Recommended to connect a 1.0µF, 6.3V ceramic capacitor between the DVDD and GND pins. | |
47 | nSCS | — | I | Digital | Serial clock input. Serial data is shifted out and captured on the corresponding rising and falling edge on this pin. Internal pullup resistor. |
— | GAIN | I | Analog | Amplifier gain setting. 4 level input pin set by an external resistor. | |
48 | SCLK | — | I | Digital | Serial clock input. Serial data is shifted out and captured on the corresponding rising and falling edge on this pin. Internal pulldown resistor. |
— | VDS | I | Analog | VDS monitor threshold setting. 6 level input pin set by an external resistor. |