JAJSOC2
July 2021
DRV8770
PRODUCTION DATA
1
特長
2
アプリケーション
3
概要
4
Revision History
5
Pin Configuration and Functions
6
Specifications
6.1
Absolute Maximum Ratings
6.2
ESD Ratings Comm
6.3
Recommended Operating Conditions
6.4
Thermal Information
6.5
Electrical Characteristics
6.6
Typical Characteristics
7
Detailed Description
7.1
Overview
7.2
Functional Block Diagram
7.3
Feature Description
7.3.1
Gate Drivers
7.3.1.1
Gate Drive Timings
7.3.1.1.1
Propagation Delay
7.3.1.1.2
Deadtime and Cross-Conduction Prevention
7.3.1.2
Mode (Inverting and non-inverting INLx)
7.3.2
Pin Diagrams
7.3.3
Gate Driver Protective Circuits
7.3.3.1
VBSTx Undervoltage Lockout (BSTUV)
7.3.3.2
GVDD Undervoltage Lockout (GVDDUV)
7.4
Device Functional Modes
8
Application and Implementation
8.1
Application Information
8.2
Typical Application
8.2.1
Design Requirements
8.2.2
Detailed Design Procedure
8.2.3
Application Curves
9
Power Supply Recommendations
9.1
Bulk Capacitance Sizing
10
Layout
10.1
Layout Example
10.2
Layout Guidelines
11
Device and Documentation Support
11.1
Receiving Notification of Documentation Updates
11.2
サポート・リソース
11.3
Trademarks
11.4
Electrostatic Discharge Caution
11.5
Glossary
12
Mechanical, Packaging, and Orderable Information
パッケージ・オプション
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
メカニカル・データ(パッケージ|ピン)
RGE|24
サーマルパッド・メカニカル・データ
RGE|24
QFND008AA
発注情報
jajsoc2_oa
jajsoc2_pm
10
Layout