JAJSI43C December 2015 – October 2019 DS250DF810
PRODUCTION DATA.
For this design example, the following guidelines outlined in Table 14 apply.
DESIGN PARAMETER | REQUIREMENT |
---|---|
AC coupling capacitors | Not required. AC coupling capacitors are included in the device package. |
Input channel insertion loss | ≤ 35 dB at 25.78125 Gbps Nyquist frequency |
Output channel insertion loss | Depends on downstream ASIC / FPGA capabilities. The DS250DF810 has a low-jitter output driver with 3-tap FIR filter for equalizing a portion of the output channel. |
Link partner TX launch amplitude | 800 mVppd to 1200 mVppd |
Link partner TX FIR filter | Depends on channel loss |