JAJSI09I September 2009 – October 2019 DS90UR905Q-Q1 , DS90UR906Q-Q1
PRODUCTION DATA.
The deserializer provides an optional PCLK output when the input clock (serial stream) has been lost. This is based on an internal oscillator. The frequency of the oscillator may be selected. This feature may be controlled by the external pin or by register (see Table 7 and Table 8).
INPUTS | OUTPUTS | |||||
---|---|---|---|---|---|---|
SERIAL
INPUT |
PDB | OSS_SEL | PCLK | RGB/HS/VS/DE | LOCK | PASS |
X | L | X | Z | Z | Z | Z |
Static | H | L | L | L | L | L |
Static | H | H | Z | Z* | L | L |
Active | H | X | Active | Active | H | H |
INPUTS | OUTPUTS | |||
---|---|---|---|---|
EMBEDDED PCLK | PCLK | RGB/HS/VS/DE | LOCK | PASS |
NOTE * | OSC
Output |
L | L | L |
Present | Toggling | Active | H | H |
OSC_SEL[2:0] INPUTS | PCLK OSCILLATOR OUTPUT | ||
---|---|---|---|
OSC_SEL2 | OSC_SEL1 | OSC_SEL0 | |
L | L | L | Off – Feature Disabled – Default |
L | L | H | 50 MHz ±40% |
L | H | L | 25 MHz ±40% |
L | H | H | 16.7 MHz ±40% |
H | L | L | 12.5 MHz ±40% |
H | L | H | 10 MHz ±40% |
H | H | L | 8.3 MHz ±40% |
H | H | H | 6.3 MHz ±40% |