SPRS825F October 2012 – June 2020 F28M36H33B2 , F28M36H53B2 , F28M36P53C2 , F28M36P63C2
PRODUCTION DATA.
MODE | TEST CONDITIONS(1) | VREG ENABLED | VREG DISABLED | ||||||||||
---|---|---|---|---|---|---|---|---|---|---|---|---|---|
IDDIO(2) | IDDA | IDD18 | IDD12 | IDDIO(2) | IDDA | ||||||||
TYP | MAX | TYP | MAX | TYP | MAX | TYP | MAX | TYP | MAX | TYP | MAX | ||
Operational
(RAM) |
The following Cortex-M3 peripherals are exercised:
The following C28x peripherals are exercised:
The following Analog peripherals are exercised:
|
– | 325 mA | – | 40 mA | – | 20 mA | – | 225 mA | – | 75 mA | – | 40 mA |
SLEEP IDLE |
|
– | 146 mA | – | 2 mA | – | 20 mA | – | 130 mA | – | 11 mA | – | 2 mA |
SLEEP STANDBY |
|
– | 126 mA | – | 2 mA | – | 20 mA | – | 120 mA | – | 11 mA | – | 2 mA |
DEEP SLEEP STANDBY |
|
– | 76 mA | – | 2 mA | – | 5 mA | – | 60 mA | – | 7 mA | – | 2 mA |
NOTE
The peripheral-I/O multiplexing implemented in the device prevents all available peripherals from being used at the same time because more than one peripheral function may share an I/O pin. It is, however, possible to turn on the clocks to all the peripherals at the same time, although such a configuration is not useful. If the clocks to all the peripherals are turned on at the same time, the current drawn by the device will be more than the numbers specified in the current consumption table.