SPRS825F October 2012 – June 2020 F28M36H33B2 , F28M36H53B2 , F28M36P53C2 , F28M36P63C2
PRODUCTION DATA.
PARAMETER | TEST CONDITIONS | MIN | MAX | UNIT | |
---|---|---|---|---|---|
td(IDLE-XCOL) | Delay time, IDLE instruction executed to XCLKOUT low | 32tc(SCO) | 45tc(SCO) | cycles | |
td(WAKE-STBY) | Delay time, external wake signal to program execution resume(1) | cycles | |||
|
Without input qualifier | 100tc(SCO) | cycles | ||
With input qualifier | 100tc(SCO) + tw(WAKE-INT) | ||||
|
Without input qualifier | 1125tc(SCO) | cycles | ||
With input qualifier | 1125tc(SCO) + tw(WAKE-INT) | ||||
|
Without input qualifier | 100tc(SCO) | cycles | ||
With input qualifier | 100tc(SCO) + tw(WAKE-INT) |
This delay enables the CPU pipeline and any other pending operations to flush properly. If an access to XINTF is in progress and its access time is longer than this number then it will fail. It is recommended to enter STANDBY mode from SARAM without an XINTF access in progress.