JAJSGG1E October 2018 – June 2021 IWR6443 , IWR6843
PRODUCTION DATA
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
PARAMETER | MIN | TYP | MAX | UNIT | ||
---|---|---|---|---|---|---|
Receiver | Noise figure | 60 to 64 GHz | 12 | dB | ||
1-dB compression point (Out Of Band)(1) | –12 | dBm | ||||
Maximum gain | 48 | dB | ||||
Gain range | 18 | dB | ||||
Gain step size | 2 | dB | ||||
IF bandwidth(2) | 10 | MHz | ||||
ADC sampling rate (real) | 25 | Msps | ||||
ADC sampling rate (complex 1x) | 12.5 | Msps | ||||
ADC resolution | 12 | Bits | ||||
Idle Channel Spurs | –90 | dBFS | ||||
Transmitter | Output power | 12 | dBm | |||
Power backoff range | 26 | dB | ||||
Clock subsystem | Frequency range | 60 | 64 | GHz | ||
Ramp rate | 250 | MHz/µs | ||||
Phase noise at 1-MHz offset | 60 to 64 GHz | –93 | dBc/Hz |
Available HPF Corner Frequencies (kHz) | |
HPF1 | HPF2 |
175, 235, 350, 700 | 350, 700, 1400, 2800 |
Figure 8-1 shows variations of noise figure and in-band P1dB parameters with respect to receiver gain programmed.