JAJS627M april   2000  – may 2023 LM2676

PRODUCTION DATA  

  1.   1
  2. 特長
  3. アプリケーション
  4. 概要
  5. Revision History
  6. Pin Configuration and Functions
  7. Specifications
    1. 6.1  Absolute Maximum Ratings
    2. 6.2  ESD Ratings
    3. 6.3  Recommended Operating Conditions
    4. 6.4  Thermal Information
    5. 6.5  Electrical Characteristics: LM2676 – 3.3 V
    6. 6.6  Electrical Characteristics: LM2676 – 5 V
    7. 6.7  Electrical Characteristics: LM2676 – 12 B
    8. 6.8  Electrical Characteristics: LM2676 – Adjustable
    9. 6.9  Electrical Characteristics – All Output Voltage Versions
    10. 6.10 Typical Characteristics
  8. Detailed Description
    1. 7.1 Overview
    2. 7.2 Functional Block Diagram
    3. 7.3 Feature Description
      1. 7.3.1 Switch Output
      2. 7.3.2 Input
      3. 7.3.3 C Boost
      4. 7.3.4 Ground
      5. 7.3.5 Feedback
      6. 7.3.6 ON/OFF
    4. 7.4 Device Functional Modes
      1. 7.4.1 Shutdown Mode
      2. 7.4.2 Active Mode
  9. Application and Implementation
    1. 8.1 Application Information
      1. 8.1.1 Design Considerations
      2. 8.1.2 Inductor
      3. 8.1.3 Output Capacitor
      4. 8.1.4 Input Capacitor
      5. 8.1.5 Catch Diode
      6. 8.1.6 Boost Capacitor
      7. 8.1.7 Additional Application Information
    2. 8.2 Typical Applications
      1. 8.2.1 Typical Application for All Output Voltage Versions
        1. 8.2.1.1 Design Requirements
        2. 8.2.1.2 Detailed Design Procedure
          1. 8.2.1.2.1 Capacitor Selection Guides
          2. 8.2.1.2.2 Inductor Selection Guides
      2. 8.2.2 Application Curves
      3. 8.2.3 Fixed Output Voltage Application
        1. 8.2.3.1 Design Requirements
        2. 8.2.3.2 Detailed Design Procedure
          1. 8.2.3.2.1 Capacitor Selection
      4. 8.2.4 Adjustable Output Voltage Application
        1. 8.2.4.1 Design Requirements
        2. 8.2.4.2 Detailed Design Procedure
          1. 8.2.4.2.1 Capacitor Selection
    3. 8.3 Power Supply Recommendations
    4. 8.4 Layout
      1. 8.4.1 Layout Guidelines
      2. 8.4.2 Layout Example
  10. Device and Documentation Support
    1. 9.1 Documentation Support
      1. 9.1.1 Related Documentation
    2. 9.2 ドキュメントの更新通知を受け取る方法
    3. 9.3 サポート・リソース
    4. 9.4 Trademarks
    5. 9.5 静電気放電に関する注意事項
    6. 9.6 用語集
  11. 10Mechanical, Packaging, and Orderable Information
    1. 10.1 DAP (VSON Package)

パッケージ・オプション

メカニカル・データ(パッケージ|ピン)
サーマルパッド・メカニカル・データ
発注情報

Thermal Information

THERMAL METRIC(1)LM2678UNIT
NDZ (TO-220)KTW (TO-263)NHM (VSON)
7 PINS7 PINS14 PINS
RθJAJunction-to-ambient thermal resistanceSee (2)65°C/W
See (3)45
See (4)56
See (5)35
See (6)26
See (7)55
See (8)29
RθJC(top)Junction-to-case (top) thermal resistance22°C/W
For more information about traditional and new thermal metrics, see theSemiconductor and IC Package Thermal Metrics application report, SPRA953.
Junction to ambient thermal resistance (no external heat sink) for the 7-lead TO-220 package mounted vertically, with 0.5 in leads in a socket, or on a PCB with minimum copper area.
Junction to ambient thermal resistance (no external heat sink) for the 7-lead TO-220 package mounted vertically, with 0.5 in leads soldered to a PCB containing approximately 4 square inches of (1 oz) copper area surrounding the leads.
Junction to ambient thermal resistance for the 7-lead DDPAK mounted horizontally against a PCB area of 0.136 square inches (the same size as the DDPAK package) of 1 oz (0.0014 in thick) copper.
Junction to ambient thermal resistance for the 7-lead DDPAK mounted horizontally against a PCB area of 0.4896 square inches (3.6 times the area of the DDPAK package) of 1 oz (0.0014 in thick) copper.
Junction to ambient thermal resistance for the 7-lead DDPAK mounted horizontally against a PCB copper area of 1.0064 square inches (7.4 times the area of the DDPAK 3 package) of 1 oz (0.0014 in thick) copper. Additional copper area reduces thermal resistance further.
Junction to ambient thermal resistance for the 14-lead VSON mounted on a PCB copper area equal to the die attach paddle.
Junction to ambient thermal resistance for the 14-lead VSON mounted on a PCB copper area using 12 vias to a second layer of copper equal to die attach paddle. Additional copper area reduces thermal resistance further. For layout recommendations, see the AN-1187 Leadless Leadfram Package (LLP) application report.