JAJSBZ1C April 2014 – October 2017 LM43602
PRODUCTION DATA.
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
PARAMETER | MIN | MAX | UNIT | |
---|---|---|---|---|
Input voltages | VIN to PGND | –0.3 | 42(2) | V |
EN to PGND | –0.3 | VIN + 0.3 | ||
FB, RT, SS/TRK to AGND | –0.3 | 3.6 | ||
PGOOD to AGND | –0.3 | 15 | ||
SYNC to AGND | –0.3 | 5.5 | ||
BIAS to AGND | –0.3 | 30 or VIN(3) | ||
AGND to PGND | –0.3 | 0.3 | ||
Output voltages | SW to PGND | –0.3 | VIN + 0.3 | V |
SW to PGND less than 10-ns transients | –3.5 | 42 | ||
CBOOT to SW | –0.3 | 5.5 | ||
VCC to AGND | –0.3 | 3.6 | ||
Operating junction temperature TJ | –40 | 125 | °C | |
Storage temperature, Tstg | –65 | 150 | °C |
VALUE | UNIT | |||
---|---|---|---|---|
V(ESD) | Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001(1) | ±1000 | V |
Charged-device model (CDM), per JEDEC specification JESD22-C101(2) | ±500 |
PARAMETER | MIN | MAX | UNIT | |
---|---|---|---|---|
Input voltages | VIN to PGND | 3.5 | 36 | V |
EN | –0.3 | VIN | ||
FB | –0.3 | 1.1 | ||
PGOOD | –0.3 | 12 | ||
BIAS input not used | –0.3 | 0.3 | ||
BIAS input used | 3.3 | 28 or VIN(2) | ||
AGND to PGND | –0.1 | 0.1 | ||
Output voltage | VOUT | 1 | 28 | V |
Output current | IOUT | 0 | 2 | A |
Temperature | Operating junction temperature range, TJ | –40 | 125 | °C |
THERMAL METRIC (1)(2) | LM43602 | UNIT | ||
---|---|---|---|---|
HTSSOP | VSON | |||
(16 PINS) | (16 PINS) | |||
RθJA | Junction-to-ambient thermal resistance | 38.9(3) | 31.3 | °C/W |
RθJC(top) | Junction-to-case (top) thermal resistance | 24.3 | 22.8 | °C/W |
RθJB | Junction-to-board thermal resistance | 19.9 | 9.6 | °C/W |
ψJT | Junction-to-top characterization parameter | 0.7 | 0.2 | °C/W |
ψJB | Junction-to-board characterization parameter | 19.7 | 9.6 | °C/W |
RθJC(bot) | Junction-to-case (bottom) thermal resistance | 1.7 | 1.3 | °C/W |
PARAMETER | CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
SUPPLY VOLTAGE (VIN PIN) | ||||||
VIN-MIN-ST | Minimum input voltage for start-up | 3.8 | V | |||
ISHDN | Shutdown quiescent current | VEN = 0 V | 1.2 | 3.1 | µA | |
IQ-NONSW | Operating quiescent current (non-switching) from VIN | VEN = 3.3 V VFB = 1.5 V VBIAS = 3.4 V external |
5 | 10 | µA | |
IBIAS-NONSW | Operating quiescent current (non-switching) from external VBIAS | VEN = 3.3 V VFB = 1.5 V VBIAS = 3.4 V external |
85 | 130 | µA | |
IQ-SW | Operating quiescent current (switching) | VEN = 3.3 V IOUT = 0 A RT = open VBIAS = VOUT = 3.3 V RFBT = 1.0 Meg |
27 | µA | ||
ENABLE (EN PIN) | ||||||
VEN-VCC-H | Voltage level to enable the internal LDO output VCC | VENABLE high level | 1.2 | V | ||
VEN-VCC-L | Voltage level to disable the internal LDO output VCC | VENABLE low level | 0.525 | V | ||
VEN-VOUT-H | Precision enable level for switching and regulator output: VOUT | VENABLE high level | 2 | 2.2 | 2.42 | V |
VEN-VOUT-HYS | Hysteresis voltage between VOUT precision enable and disable thresholds | VENABLE hysteresis | –290 | mV | ||
ILKG-EN | Enable input leakage current | VEN = 3.3 V | 0.85 | 1.75 | µA | |
INTERNAL LDO (VCC and BIAS PINS) | ||||||
VCC | Internal LDO output voltage VCC | VIN ≥ 3.8 V | 3.28 | V | ||
VCC-UVLO | Undervoltage lock out (UVLO) thresholds for VCC | VCC rising threshold | 3.1 | V | ||
Hysteresis voltage between rising and falling thresholds | –520 | mV | ||||
VBIAS-ON | Internal LDO input change over threshold to BIAS | VBIAS rising threshold | 2.94 | 3.15 | V | |
Hysteresis voltage between rising and falling thresholds | –75 | mV | ||||
VOLTAGE REFERENCE (FB PIN) | ||||||
VFB | Feedback voltage | TJ = 25ºC | 1.004 | 1.011 | 1.018 | V |
TJ = –40ºC to 85ºC | 0.994 | 1.011 | 1.026 | |||
TJ = –40ºC to 125ºC | 0.994 | 1.011 | 1.030 | |||
ILKG-FB | Input leakage current at FB pin | FB = 1 V | 0.2 | 65 | nA | |
THERMAL SHUTDOWN | ||||||
TSD (1) | Thermal shutdown | Shutdown threshold | 160 | °C | ||
Recovery threshold | 150 | °C | ||||
CURRENT LIMIT AND HICCUP | ||||||
IHS-LIMIT | Peak inductor current limit | 3.65 | 4.5 | 5.15 | A | |
ILS-LIMIT | Inductor current valley limit | 1.75 | 2 | 2.25 | A | |
SOFT START (SS/TRK PIN) | ||||||
ISSC | Soft-start charge current | 1.25 | 2 | 2.75 | µA | |
RSSD | Soft-start discharge resistance | UVLO, TSD, OCP, or EN = 0 V | 18 | kΩ | ||
POWER GOOD (PGOOD PIN) | ||||||
VPGOOD-HIGH | Power-good flag overvoltage tripping threshold | % of FB voltage | 110% | 113% | ||
VPGOOD-LOW | Power-good flag undervoltage tripping threshold | % of FB voltage | 77% | 88% | ||
VPGOOD-HYS | Power-good flag recovery hysteresis | % of FB voltage | 6% | |||
RPGOOD | PGOOD pin pulldown resistance when power bad | VEN = 3.3 V | 69 | 150 | Ω | |
VEN = 0 V | 150 | 350 | ||||
MOSFETS (2) | ||||||
RDS-ON-HS | High-side MOSFET ON-resistance | IOUT = 1 A VBIAS = VOUT = 3.3 V |
120 | mΩ | ||
RDS-ON-LS | Low-side MOSFET ON-resistance | IOUT = 1 A VBIAS = VOUT = 3.3 V |
65 | mΩ |
MIN | NOM | MAX | UNIT | ||
---|---|---|---|---|---|
CURRENT LIMIT AND HICCUP | |||||
NOC | Hiccup wait cycles when LS current limit tripped | 32 | Cycles | ||
TOC | Hiccup retry delay time | 5.5 | ms | ||
SOFT START (SS/TRK PIN) | |||||
TSS | Internal soft-start time when SS pin open circuit | 4.1 | ms | ||
POWER GOOD (PGOOD PIN) | |||||
TPGOOD-RISE | Power-good flag rising transition deglitch delay | 220 | µs | ||
TPGOOD-FALL | Power-good flag falling transition deglitch delay | 220 | µs |
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
SW (SW PIN) | ||||||
tON-MIN(1) | Minimum high side MOSFET ON-time | 125 | 165 | ns | ||
tOFF-MIN(1) | Minimum high side MOSFET OFF-time | 200 | 250 | ns | ||
OSCILLATOR (SW and SYNC PINS) | ||||||
FOSC-DEFAULT | Oscillator default frequency | RT pin open circuit | 425 | 500 | 580 | kHz |
FADJ | Minimum adjustable frequency | With 1% resistors at RT pin | 200 | kHz | ||
Maximum adjustable frequency | 2200 | kHz | ||||
Frequency adjust accuracy | 10% | |||||
VSYNC-HIGH | Sync clock high level threshold | 2 | V | |||
VSYNC-LOW | Sync clock low level threshold | 0.4 | V | |||
DSYNC-MAX | Sync clock maximum duty cycle | 90% | ||||
DSYNC-MIN | Sync clock minimum duty cycle | 10% | ||||
TSYNC-MIN | Mininum sync clock ON and OFF time | 80 | ns |
VOUT = 3.3V | FS = 500 kHz |
VOUT = 3.3V | FS = 500 kHz |
VOUT = 5V | FS = 500 kHz |
VOUT = 3.3V | FS = 500 kHz |
VOUT = 3.3V | FS = 500 kHz |
VOUT = 3.3V | FS = 500 kHz |
VOUT = 3.3V | FS = 500 kHz |
VOUT = 5V | FS = 500 kHz |
VOUT = 5V | FS = 500 kHz |
VOUT = 5V | FS = 500 kHz |
VOUT = 5V | FS = 500 kHz |
VOUT = 5V | FS = 500 kHz |