JAJSBZ5C April 2014 – April 2019 LM46002
PRODUCTION DATA.
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
SUPPLY VOLTAGE (VIN PINS) | ||||||
ISHDNVIN-MIN-ST | Minimum input voltage for start-up | 3.8 | V | |||
Shutdown quiescent current | VEN = 0 V | 2.3 | 5 | µA | ||
IQ-NONSW | Operating quiescent current (non-switching) from VIN | VEN = 3.3 V
VFB = 1.5 V VBIAS = 3.4 V external |
7 | 12 | µA | |
IBIAS-NONSW | Operating quiescent current (non-switching) from external VBIAS | VEN = 3.3 V
VFB = 1.5 V VBIAS = 3.4 V external |
87 | 135 | µA | |
IQ-SW | Operating quiescent current (switching) | VEN = VIN
IOUT = 0 A RT = open VBIAS = VOUT = 3.3 V RFBT = 1 Meg |
27 | µA | ||
ENABLE (EN PIN) | ||||||
VEN-VCC-H | Voltage level to enable the internal LDO output VCC | VENABLE high level | 1.2 | V | ||
VEN-VCC-L | Voltage level to disable the internal LDO output VCC | VENABLE low level | 0.4 | V | ||
VEN-VOUT-H | Precision enable level for switching and regulator output: VOUT | VENABLE high level | 2 | 2.1 | 2.42 | V |
VEN-VOUT-HYS | Hysteresis voltage between VOUT precision enable and disable thresholds | VENABLE hysteresis | –294 | mV | ||
ILKG-EN | Enable input leakage current | VEN = 3.3 V | 0.8 | 1.7 | µA | |
INTERNAL LDO (VCC PIN AND BIAS PIN) | ||||||
VCC | Internal LDO output voltage VCC | VIN ≥ 3.8 V | 3.2 | V | ||
VCC-UVLO | Undervoltage lockout (UVLO) thresholds for VCC | VCC rising threshold | 3.15 | V | ||
Hysteresis voltage between rising and falling thresholds | –575 | mV | ||||
VBIAS-ON | Internal LDO input change over threshold to BIAS | VBIAS rising threshold | 2.94 | 3.15 | V | |
Hysteresis voltage between rising and falling thresholds | –67 | mV | ||||
VOLTAGE REFERENCE (FB PIN) | ||||||
VFB | Feedback voltage | TJ = 25°C | 1.004 | 1.011 | 1.018 | V |
TJ = –40°C to 125°C | 0.994 | 1.011 | 1.030 | |||
ILKG-FB | Input leakage current at FB pin | FB = 1.011 V | 0.2 | 65 | nA | |
THERMAL SHUTDOWN | ||||||
TSD(1) | Thermal shutdown | Shutdown threshold | 160 | °C | ||
Recovery threshold | 150 | |||||
CURRENT LIMIT AND HICCUP | ||||||
IHS-LIMIT | Peak inductor current limit | 3.6 | 4.5 | 5 | A | |
ILS-LIMIT | Valley inductor current limit | 1.8 | 2.05 | 2.3 | A | |
SOFT START (SS/TRK PIN) | ||||||
ISSC | Soft-start charge current | 1.17 | 2 | 2.75 | µA | |
RSSD | Soft-start discharge resistance | UVLO, TSD, OCP, or EN = 0 V | 16 | kΩ | ||
POWER GOOD (PGOOD PIN) | ||||||
VPGOOD-HIGH | Power-good flag overvoltage tripping threshold | % of FB voltage | 110% | 113% | ||
VPGOOD-LOW | Power-good flag undervoltage tripping threshold | % of FB voltage | 80% | 88% | ||
VPGOOD-HYS | Power-good flag recovery hysteresis | % of FB voltage | 6% | |||
RPGOOD | PGOOD pin pulldown resistance when power bad | VEN = 3.3 V | 69 | 150 | Ω | |
VEN = 0 V | 150 | 350 | ||||
MOSFETS(2) | ||||||
RDS-ON-HS | High-side MOSFET ON-resistance | IOUT = 1 A
VBIAS = VOUT = 3.3 V |
210 | mΩ | ||
RDS-ON-LS | Low-side MOSFET ON-resistance | IOUT = 1 A
VBIAS = VOUT = 3.3 V |
110 | mΩ |