JAJSGD0I April   2004  – October 2018 LM5008

PRODUCTION DATA.  

  1. 特長
  2. アプリケーション
  3. 概要
    1.     Device Images
      1.      代表的なアプリケーション回路とブロック図
  4. 改訂履歴
  5. Pin Configuration and Functions
    1.     Pin Functions
  6. Specifications
    1. 6.1 Absolute Maximum Ratings
    2. 6.2 ESD Ratings
    3. 6.3 Recommended Operating Conditions
    4. 6.4 Thermal Information
    5. 6.5 Electrical Characteristics
    6. 6.6 Switching Characteristics
    7. 6.7 Typical Characteristics
  7. Detailed Description
    1. 7.1 Overview
    2. 7.2 Functional Block Diagram
    3. 7.3 Feature Description
      1. 7.3.1 Hysteretic Control Circuit Overview
      2. 7.3.2 High Voltage Start-Up Regulator
      3. 7.3.3 Regulation Comparator
      4. 7.3.4 Overvoltage Comparator
      5. 7.3.5 On-Time Generator and Shutdown
      6. 7.3.6 Current Limit
      7. 7.3.7 N-Channel Buck Switch and Driver
      8. 7.3.8 Thermal Protection
    4. 7.4 Device Functional Modes
      1. 7.4.1 Shutdown Mode
      2. 7.4.2 Active Mode
  8. Application and Implementation
    1. 8.1 Application Information
      1. 8.1.1 Minimum Load Current
    2. 8.2 Typical Application
      1. 8.2.1 Design Requirements
      2. 8.2.2 Detailed Design Procedure
        1. 8.2.2.1 Custom Design With WEBENCH® Tools
      3. 8.2.3 Application Curves
  9. Power Supply Recommendations
  10. 10Layout
    1. 10.1 Layout Guidelines
    2. 10.2 Layout Examples
  11. 11デバイスおよびドキュメントのサポート
    1. 11.1 デバイス・サポート
      1. 11.1.1 デベロッパー・ネットワークの製品に関する免責事項
      2. 11.1.2 WEBENCH®ツールによるカスタム設計
      3. 11.1.3 開発サポート
    2. 11.2 ドキュメントのサポート
      1. 11.2.1 関連資料
        1. 11.2.1.1 PCBレイアウトについてのリソース
        2. 11.2.1.2 熱設計についてのリソース
    3. 11.3 ドキュメントの更新通知を受け取る方法
    4. 11.4 コミュニティ・リソース
    5. 11.5 商標
    6. 11.6 静電気放電に関する注意事項
    7. 11.7 Glossary
  12. 12メカニカル、パッケージ、および注文情報

パッケージ・オプション

メカニカル・データ(パッケージ|ピン)
サーマルパッド・メカニカル・データ
発注情報

Custom Design With WEBENCH® Tools

Click here to create a custom design using the LM5008 device with the WEBENCH® Power Designer.

  1. Start by entering the input voltage (VIN), output voltage (VOUT), and output current (IOUT) requirements.
  2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial.
  3. Compare the generated design with other possible solutions from Texas Instruments.

The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability.

In most cases, these actions are available:

  • Run electrical simulations to see important waveforms and circuit performance
  • Run thermal simulations to understand board thermal performance
  • Export customized schematic and layout into popular CAD formats
  • Print PDF reports for the design, and share the design with colleagues

Get more information about WEBENCH tools at www.ti.com/WEBENCH.

R1 and R2: From Functional Block Diagram, VOUT1 = VFB × (R1 + R2) / R2, and because VFB = 2.5 V, the ratio of R1 to R2 calculates as 3:1. Standard values of 3.01 kΩ (R1) and 1.00 kΩ (R2) are chosen. Other values could be used as long as the 3:1 ratio is maintained. The selected values, however, provide a small amount of output loading (2.5 mA) in the event the main load is disconnected. This allows the circuit to maintain regulation until the main load is reconnected.

Fs and RON: The recommended operating frequency range for the LM5008 is 50 kHz to 600 kHz. Unless the application requires a specific frequency, the choice of frequency is generally a compromise because it affects the size of L1 and C2, and the switching losses. The maximum allowed frequency, based on a minimum on-time of 400 ns, is calculated from Equation 7:

Equation 7. FMAX = VOUT / (VINMAX × 400 ns)

For this exercise, FMAX = 263 kHz. From Equation 2, RON calculates to 304 kΩ. A standard value 357-kΩ resistor is used to allow for tolerances in Equation 2, resulting in a frequency of 224 kHz.

L1: The main parameter affected by the inductor is the output current ripple amplitude. The choice of inductor value therefore depends on both the minimum and maximum load currents, keeping in mind that the maximum ripple current occurs at maximum VIN.

  1. Minimum load current: To maintain continuous conduction at minimum Io (100 mA), the ripple amplitude (IOR) must be less than 200 mAp-p so the lower peak of the waveform does not reach zero. L1 is calculated using Equation 8.
  2. Equation 8. LM5008 20097914.gif

    At VIN = 95 V, L1 (minimum) calculates to 200 µH. The next larger standard value (220 µH) is chosen and with this value IOR calculates to 181 mAp-p at VIN = 95 V, and 34 mAp-p at VIN = 12 V.

  3. Maximum load current: At a load current of 300 mA, the peak of the ripple waveform must not reach the minimum value of the LM5008’s current limit threshold (410 mA). Therefore the ripple amplitude must be less than 220 mAp-p, which is already satisfied in Equation 8. With L1 = 220 µH, at maximum VIN and IO, the peak of the ripple will be 391 mA. While L1 must carry this peak current without saturating or exceeding its temperature rating, it also must be capable of carrying the maximum value of the LM5008’s current limit threshold (610 mA) without saturating, because the current limit is reached during start-up.
  4. The DC resistance of the inductor should be as low as possible. For example, if the inductor’s DCR is 1 Ω, the power dissipated at maximum load current is 0.09 W. While small, it is not insignificant compared to the load power of 3 W.

C3: The capacitor on the VCC output provides not only noise filtering and stability, but its primary purpose is to prevent false triggering of the VCC UVLO at the buck switch ON/OFF transitions. For this reason, C3 should be no smaller than 0.1 µF.

C2, and R3: When selecting the output filter capacitor C2, the items to consider are ripple voltage due to its ESR, ripple voltage due to its capacitance, and the nature of the load.

  1. ESR and R3: A low ESR for C2 is generally desirable so as to minimize power losses and heating within the capacitor. However, a hysteretic regulator requires a minimum amount of ripple voltage at the feedback input for proper loop operation. For the LM5008 the minimum ripple required at pin 5 is 25 mVp-p, requiring a minimum ripple at VOUT1 of 100 mV. Because the minimum ripple current (at minimum VIN) is 34 mAp-p, the minimum ESR required at VOUT1 is 100 mV / 34 mA = 2.94 Ω. Because quality capacitors for SMPS applications have an ESR considerably less than this, R3 is inserted as shown in Functional Block Diagram. R3’s value, along with C2’s ESR, must result in at least 25 mVp-p ripple at pin 5. Generally, R3 will be 0.5 to 3 Ω.
  2. Nature of the Load: The load can be connected to VOUT1 or VOUT2. VOUT1 provides good regulation, but with a ripple voltage which ranges from 100 mV (at VIN = 12 V) to 500 mV (at VIN = 95 V). Alternatively, VOUT2 provides low ripple, but lower regulation due to R3.
  3. For a maximum allowed ripple voltage of 100 mVp-p at VOUT2 (at VIN = 95 V), assume an ESR of 0.4 Ω for C2. At maximum VIN, the ripple current is 181 mAp-p, creating a ripple voltage of 72 mVp-p. This leaves 28 mVp-p of ripple due to the capacitance. The average current into C2 due to the ripple current is calculated using the waveform in Figure 11.

    LM5008 20097926.gifFigure 11. Inductor Current Waveform

    Starting when the current reaches Io (300 mA in Figure 11) half way through the on-time, the current continues to increase to the peak (391 mA), and then decreases to 300 mA half way through the off-time. The average value of this portion of the waveform is 45.5 mA, and will cause half of the voltage ripple, or 14 mV. The interval is one half of the frequency cycle time, or 2.23 µs. Using the capacitor’s basic equation (see Equation 9), the minimum value for C2 is 7.2 µF.

    The ripple due to C2’s capacitance is 90° out of phase from the ESR ripple, and the two numbers do not add directly. However, this calculation provides a practical minimum value for C2 based on its ESR and the target spec. To allow for the capacitor’s tolerance, temperature effects, and voltage effects, a 15-µF, X7R capacitor is used.

  4. In summary: The above calculations provide a minimum value for C2 and a calculation for R3. The ESR is just as important as the capacitance. The calculated values are guidelines, and should be treated as starting points. For each application, experimentation is needed to determine the optimum values for R3 and C2.
Equation 9. C = I × Δt / ΔV

RCL: When a current limit condition is detected, the minimum off-time set by this resistor must be greater than the maximum normal off-time which occurs at maximum VIN. Using Equation 4, the minimum on-time is 0.47 µs, yielding a maximum off-time of 3.99 µs. This is increased by 117 ns (to 4.11 µs) due to a ±25% tolerance of the on-time. This value is then increased to allow for:

The response time of the current limit detection loop (400 ns).

The off-time determined by Equation 5 has a ±25% tolerance.

Equation 10. tOFFCL(MIN) = (4.11 µs + 0.40 µs) × 1.25 = 5.64 µs

Using Equation 5, RCL calculates to 264 kΩ (at VFB = 2.5 V). The closest standard value is 267 kΩ.

D1: The important parameters are reverse recovery time and forward voltage. The reverse recovery time determines how long the reverse current surge lasts each time the buck switch is turned on. The forward voltage drop is significant in the event the output is short-circuited as it is only this diode’s voltage which forces the inductor current to reduce during the forced off-time. For this reason, a higher voltage is better, although that affects efficiency. A good choice is an ultra-fast power diode, such as the MURA110T3 from ON Semiconductor. Its reverse recovery time is 30 ns, and its forward voltage drop is approximately 0.72 V at 300 mA at 25°C. Other types of diodes may have a lower forward voltage drop, but may have longer recovery times, or greater reverse leakage. D1’s reverse voltage rating must be at least as great as the maximum VIN, and its current rating be greater than the maximum current limit threshold (610 mA).

C1: This capacitor’s purpose is to supply most of the switch current during the on-time, and limit the voltage ripple at VIN, on the assumption that the voltage source feeding VIN has an output impedance greater than zero. At maximum load current when the buck switch turns on, the current into pin 8 will suddenly increase to the lower peak of the output current waveform, ramp up to the peak value, then drop to zero at turnoff. The average input current during this on-time is the load current (300 mA). For a worst case calculation, C1 must supply this average load current during the maximum on-time. To keep the input voltage ripple to less than 2 V (for this exercise), C1 is calculated with Equation 11.

Equation 11. LM5008 20097917.gif

Quality ceramic capacitors in this value have a low ESR which adds only a few millivolts to the ripple. It is the capacitance which is dominant in this case. To allow for the capacitor’s tolerance, temperature effects, and voltage effects, a 1.0-µF, 100-V, X7R capacitor will be used.

C4: The recommended value is 0.01 µF for C4, as this is appropriate in the majority of applications. A high-quality ceramic capacitor, with low ESR is recommended as C4 supplies the surge current to charge the buck switch gate at turnon. A low ESR also ensures a quick recharge during each off-time. At minimum VIN, when the on-time is at maximum, it is possible during start-up that C4 will not fully recharge during each 300-ns off-time. The circuit will not be able to complete the start-up, and achieve output regulation. This can occur when the frequency is intended to be low (for example, RON = 500 K). In this case C4 should be increased so it can maintain sufficient voltage across the buck switch driver during each on-time.

C5: This capacitor helps avoid supply voltage transients and ringing due to long lead inductance at VIN. A low-ESR, 0.1-µF ceramic chip capacitor is recommended, placed close to the LM5008.