SLVSES8A October 2020 – December 2020 LM5127-Q1
PRODUCTION DATA
The device also features a dual input VDD which is sourced from the VDD pin or the VDDX pin.
The battery drain in deep sleep mode is also minimized by using the VDDX pin. When VOUT3 is configured to fixed 3.3 V, the VCC-to-VDD switch is off in deep sleep mode, and the VDDX-to-VDD switch is on when the VDD pin voltage is less than 3.4 V. The recommended VDD capacitor (CVDD) value is 0.1 μF or greater.