SLVSES8A October 2020 – December 2020 LM5127-Q1
PRODUCTION DATA
The device includes programmable hiccup mode overload protection which is enabled when a capacitor (CRES) is connected to the RES pin in buck configuration. The hiccup mode overload protection is disabled in boost configuration or RES is connected to VDD during initial power-on.
In normal operation, CRES is discharged to ground and an internal fault counter counts the clocks when cycle-by-cycle current limiting occurs. When the fault counter detects 256 cycles of switching with current limit on any buck channel, an internal hiccup mode off-timer forces the applicable channel to stop switching and starts sourcing 20 μA of current (IRES) into CRES. During this hiccup mode overload protection, the off-time before the channel restart (TRES) is programmed by CRES. During TRES, the HO and the LO outputs are disabled and CSS is charged by IRES. When the RES pin voltage reaches the RES threshold (VRESTH) , CRES is discharged by an internal RES pull-down switch, and CSS begins to charge with 30us delay. The 256 cycle fault counter is reset if eight consecutive switching cycles occur without current limit.
The device provides an independent fault counter per channel, but the RES pin is shared by all channels. The device allows that one channel is in the hiccup mode off while the other channels operate normally. In the event that multiple channels are in a fault condition, the last fault counter pulls the RES pin low and starts the RES capacitor charging cycle. Then, the multiple channels which are in the fault condition restart together when the RES pin voltage reaches VRESTH. If CH2 and CH3 are configured as an interleaved dual-phase buck, the fault counters count the fault independently, but both CH2 and CH3 stop switching and restart together.
The hiccup mode protection is also programmed during the initial configuration time. If RES is connected to VDD during the initial configuration time, the internal fault counter is disabled and the device operates with non-hiccup mode cycle-by-cycle current limit. If RES is connected to AGND, the applicable channel that detects 256 cycles of current limiting stops switching and then never restarts until the applicable channel's EN pin is toggled.
RES SELECTION | SINGLE-PHASE | DUAL-PHASE | |||
---|---|---|---|---|---|
CH1 : BOOST | CH1 : BUCK | CH2 : BUCK | CH3 : BUCK | CH2//CH3 : BUCK | |
RES = VDD | Cycle-by-cycle current limit | Cycle-by-cycle current limit | |||
RES =CRES | Hiccup mode current limit | ||||
RES = AGND | Latch-off mode current limit |