SLVSES8A October 2020 – December 2020 LM5127-Q1
PRODUCTION DATA
During the initial configuration period, the device configuration and the light load switching mode are programmed with an external resistor connected between CFG and AGND. The device configuration starts when the VDD pin voltage is greater than 3.1 V. To reset and reconfigure the device, all the EN pins and the VCC_HOLD pin should be less than VEN and VSYNC, respectively, or VCC must be fully discharged. The preferred way to reconfigure the device is to toggle all three EN and VCC_HOLD pins together.
# | RCFG(1) | CONFIGURATION | MODE | ||||
---|---|---|---|---|---|---|---|
CH1 | CH2 | CH3 | BATTERY MONITOR | LIGHT LOAD SWITCHING MODE(2) | DEEP SLEEP MODE3 | ||
1 | GND | Boost | Single Buck | Single Buck | N/A | Skip Mode | All enabled channels should be in sleep. VCCX or VDDX should be in use. |
2 | 9.53 kΩ | Buck | Available | ||||
3 | 19.1 kΩ | Boost | N/A | FPWM/DE Mode | N/A | ||
4 | 29.4 kΩ | Buck | Available | ||||
5 | 41.2 kΩ | Boost | Dual-phase Buck | N/A | CH1 : Skip Mode CH2,CH3 : FPWM/DE Mode | CH1 should be in sleep while CH2 and CH3 are in shutdown. VCCX should be in use. | |
6 | 54.9 kΩ | Buck | Available | ||||
7 | 71.5 kΩ | Boost | N/A | FPWM/DE Mode | N/A | ||
8 | 90.9 kΩ | Buck | Available |