JAJSIW6E March 2020 – April 2022 LM62440-Q1
PRODUCTION DATA
PIN | I/O | DESCRIPTION | |
---|---|---|---|
NAME | NO. | ||
BIAS | 1 | P | Input to internal LDO. Connect to the output voltage point to improve efficiency. Connect an optional high quality 0.1-µF to 1-µF capacitor from this pin to ground for improved noise immunity. If output voltage is above 12 V, connect this pin to ground. |
VCC | 2 | O | Internal LDO output. Used as a supply to internal control circuits. Do not connect to any external loads. Connect a high-quality 1-µF capacitor from this pin to AGND. |
AGND | 3 | G | Analog ground for internal circuitry. Feedback and VCC are measured with respect to this pin. Must connect AGND to both PGND1 and PGND2 on PCB. |
FB | 4 | I | Output voltage feedback input to the internal control loop. Connect to the output voltage sense point for fixed 3.3-V or 5-V output voltage factory options. Connect to the feedback divider tap point for adjustable output voltage. Do not float or connect to ground. |
PGOOD | 5 | O | Open-drain power-good status output. Pull this pin up to a suitable voltage supply through a current limiting resistor. High = power OK, low = fault. PGOOD output goes low when EN = low, VIN > 1 V. |
MODE/SYNC | 6 | I | This pin controls the mode of operation of the LM62440-Q1. Modes include auto mode (automatic PFM and PWM operation), FPWM, and synchronization to an external clock. When synchronized, the clock triggers on the rising edge of an external clock. Also, spread spectrum operation is controlled by this pin. See Section 9.3.2. Do not float this pin. |
EN | 7 | I | Precision enable input. High = on, Low = off. Can be connected to VIN. Precision enable allows the pin to be used as an adjustable UVLO. See Section 10. |
VIN1 | 8 | P | Input supply to the converter. Connect a high-quality bypass capacitor or capacitors from this pin to PGND1. Low impedance connection must be provided to VIN2. |
PGND1 | 9 | G | Power ground to the internal low-side MOSFET. Connect to system ground. Low impedance connection must be provided to PGND2. Connect a high-quality bypass capacitor or capacitors from this pin to VIN1. |
SW | 10 | O | Switch node of the converter. Connect to the output inductor. |
PGND2 | 11 | G | Power ground to the internal low-side MOSFET. Connect to system ground. Low impedance connection must be provided to PGND1. Connect a high-quality bypass capacitor or capacitors from this pin to VIN2. |
VIN2 | 12 | P | Input supply to the converter. Connect a high-quality bypass capacitor or capacitors from this pin to PGND2. Low impedance connection must be provided to VIN1. |
RBOOT | 13 | I/O | Connect to CBOOT through a resistor. This resistance must be between 0 Ω and open. This resistance determines SW node rise time. |
CBOOT | 14 | I/O | High-side driver upper supply rail. Connect a 100-nF capacitor between SW and CBOOT. An internal diode connects to VCC and allows CBOOT to charge while SW node is low. |