JAJSIW6E March 2020 – April 2022 LM62440-Q1
PRODUCTION DATA
Parameter | Test Condition | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
SWITCH NODE | ||||||
tON_MIN | Minimum HS switch on time | VIN = 20 V, IOUT = 2 A, RBOOT short to CBOOT | 55 | 70 | ns | |
tON_MAX | Maximum HS switch on time | 9 | μs | |||
tOFF_MIN | Minimum LS switch on time | VIN = 4.0 V, IOUT = 1 A, RBOOT short to CBOOT | 65 | 85 | ns | |
tSS | Time from first SW pulse to Vref at 90%, of set point. | VIN ≥ 4.2 V | 2 | 3 | 4 | ms |
tSS2 | Time from first SW pulse to release of FPWM lockout if output not in regulation | VIN ≥ 4.2 V | 4.5 | 6.5 | 8.5 | ms |
tW | Short circuit wait time ("Hiccup" time) | 40 | ms | |||
ENABLE | ||||||
tEN | Turn-on delay(1) | CVCC = 1 µF, time from EN high to first SW pulse if output starts at 0 V | 0.7 | ms | ||
tB | Blanking of EN after rising or falling edges | Low level is 0.6 V. | 4 | 9 | µs | |
SYNC | ||||||
tPULSE_H | High duration needed to be recognized as a pulse | 100 | ns | |||
tPULSE_L | Low duration needed to be recognized as a pulse | 100 | ns | |||
tMODE | Time at one level needed to indicate FPWM or auto mode | 16.5 | µs | |||
tSYNC | High or low signal duration in a valid synchronization signal | 8 | µs | |||
CLOCK | Time needed for clock to lock to a valid synchronization signal in sync cycles(1) | 2048 | cycle | |||
tMEAS | SYNC/MODE pin duration of resistance test upon entering Auto Mode | level dependent SYNC/MODE pin operation | 25 | µs | ||
POWER GOOD | ||||||
tPGDFLT(rise) | Delay time to PGOOD high signal | 1.5 | 2 | 2.5 | ms | |
tPGDFLT(fall) | Glitch filter time constant for PGOOD function | 24 | µs |