JAJSLH6A February 2022 – May 2022 LM74502-Q1 , LM74502H-Q1
PRODUCTION DATA
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
ENTDLY | EN high to Gate Turn-on delay | V(VCAP) > V(VCAP UVLOR), V(EN/UVLO) step from (0 V to > V(EN_UVLOR) ) , V(GATE-SRC) > 5 V, C(GATE-SRC) = 4.7 nF, LM74502H-Q1 | 75 | 110 | µs | |
tEN_OFF(deg)_GATE | GATE Turn-off delay during EN/UVLO | V(EN/UVLO) ↓ to V(GATE-SRC) < 1 V, C(GATE-SRC) = 4.7 nF | 2 | µs | ||
tOVP_OFF(deg)_GATE | GATE Turn-off delay during OV | V(OV) ↑ to V(GATE-SRC) < 1 V, C(GATE-SRC) = 4.7 nF | 0.6 | 1 | µs | |
tOVP_ON(deg)_GATE | GATE Turn-on delay during OV | V(OV) ↓ to V(GATE-SRC) > 5 V, C(GATE-SRC) = 4.7 nF LM74502H-Q1, |
5 | 10 | µs |