JAJSI47B April 2017 – October 2019 LMH0397
PRODUCTION DATA.
See Table 13 in Bidirectional I/O Design Requirements for general LMH0397 design requirements.
For cable equalizer with loop-through application-specific requirements, see the guidelines in Table 15.
DESIGN PARAMETER | REQUIREMENTS |
---|---|
EQ/CD_SEL pin | 1 kΩ to VSS (Level L) to enable SDI_IO as a cable EQ input |
OUT0_SEL pin | 1 kΩ to VSS (Level L) to enable OUT0 as PCB output to the FPGA |
SDI_OUT_SEL pin | 1 kΩ to VSS (Level L) to enable SDI_OUT as a loop-through output |