JAJSO88 October 2023 LMK04714-Q1
PRODUCTION DATA
This register has CLKin enable and type controls. See Input Clock Switching for more info on how clock input selection works.
BIT | NAME | POR DEFAULT | DESCRIPTION | |
---|---|---|---|---|
7 | CLKin_SEL_PIN_EN | 0 | Enables pin control according to Input Clock Switching. | |
6 | CLKin_SEL_PIN_POL | 0 | Inverts the
CLKin polarity for use in pin select mode. 0: Active High 1: Active Low | |
5 | CLKin2_EN | 0 | Enable CLKin2
to be used during auto-switching. 0: Not enabled for auto mode 1: Enabled for auto clock switching mode | |
4 | CLKin1_EN | 1 | Enable CLKin1
to be used during auto-switching. 0: Not enabled for auto mode 1: Enabled for auto clock switching mode | |
3 | CLKin0_EN | 1 | Enable CLKin0
to be used during auto-switching. 0: Not enabled for auto mode 1: Enabled for auto clock switching mode | |
2 | CLKin2_TYPE | 0 | 0: Bipolar 1: MOS | There are two buffer types for CLKin0, 1, and 2: bipolar and
CMOS. Bipolar is recommended for differential
inputs like LVDS or LVPECL. CMOS is recommended
for DC-coupled single ended inputs. When using bipolar, CLKINx_P and CLKINx_N must be AC-coupled. When using CMOS, CLKINx_P and CLKINx_N may be AC or DC-coupled if the input signal is differential. If the input signal is single-ended the used input may be either AC or DC-coupled and the unused input must AC grounded. |
1 | CLKin1_TYPE | 0 | ||
0 | CLKin0_TYPE | 0 |