JAJSSR6A January 2024 – February 2025 LMK5C33216AS1
PRODUCTION DATA
As long as all VDD and VDDO supplies are driven by the same 3.3V supply rail that ramp in a monotonic manner from 0V to 3.135V, and the time between decision point 2 and stabilized supply voltage is less than 1ms, then there is no requirement to add a capacitor on the PD# pin to externally delay the device power-up sequence. Figure 9-1 shows that the PD# pin can be left floating or otherwise driven by a system host to meet the clock sequencing requirements in the system.
If time between decision point 2 and stabilized supply voltage is greater than 1ms, then the PD# pin must be delayed. Refer to Power Up From Split-Supply Rails.
As described in Slow or Delayed XO Start-Up, validating the XO reference after PD# decision point 1 is necessary to provide a successful calibration of the VCOs and to capture a valid DPLL reference reading.