JAJSF12A March 2018 – January 2024 LMR14010A
PRODUCTION DATA
PIN | TYPE | DESCRIPTION | |
---|---|---|---|
NAME | NO. | ||
CB | 1 | I | SW FET gate bias voltage. Connect Cboot capacitor between CB and SW. |
FB | 3 | I | Feedback Pin. Set feedback voltage divider ratio with VOUT = VFB (1+(R1/R2)). |
GND | 2 | G | Ground connection. |
SHDN | 4 | I | Enable and disable input pin(high voltage tolerant). Internal pull-up current source. Pull below 1.25 V to disable. Float to enable. Adjust the input undervoltage lockout with two resistors. |
SW | 6 | O | Switch node. Connect to inductor, diode and Cboot capacitor. |
VIN | 5 | I | Power input voltage pin. Input for internal supply and drain node input for internal high-side MOSFET. |